# RapidIO<sup>TM</sup> Interconnect Specification Part 6: LP-Serial Physical Layer Specification

4.1, 6/2017



## **Revision History**

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Date       |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1.1      | First release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12/17/2001 |
| 1.2      | Technical changes: incorporate Rev. 1.1 errata rev. 1.1.1, errata 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 06/26/2002 |
| 1.3      | Technical changes: incorporate Rev 1.2 errata 1 as applicable, the following errata showings: 03-03-00004.002, 03-07-00002.001, 03-12-00000.002, 03-12-00002.004, 04-02-00000.001, 04-05-00000.003, 04-05-00006.002 (partial), 04-05-00007.001 and the following new features showings: 02-03-0003.004, 02-06-00001.004, 04-08-00013.002, 04-09-00022.002 Converted to ISO-friendly templates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 02/23/2005 |
| 2.0      | Significant editorial changes Technical changes: errata showings 04-11-00031.001, 06-04-00000.003, 06-07-00001.001, 07-03-00000.002, 07-03-00001.001 new features showings 05-04-00001.005, 05-04-00003.004, new speed bin and width definitions with supporting protocol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 06/14/2007 |
| 2.0.1    | Very minor editorial changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 08/29/2007 |
| 2.1      | Significant editorial changes Technical changes: errata showings 07-09-00000.003, 07-06-00000.010, 08-05-00001.003, 08-03-00000.001, 08-02-00000.008, 08-06-00001.004, 07-11-00001.010, 08-10-00000.003, 08-11-00001.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MM/DD/200Y |
| 2.2      | Significant editorial changes Technical changes: errata showings 09-08-00000.005, 09-09-00000.004, 10-02-00000.001, 10-03-00000.004, 10-01-00003.006, 10-08-00000.003, 10-08-00001.005, 10-10-00000.002, 10-10-00001.004, 10-11-00002.001, 11-02-00000.002, Consolidated Comments on 11-01-00000.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 05/05/2011 |
| 3.0      | Changed RTA contact information. Technical changes: Addition of 10xN serial physical layer, including:  • 10.3125 Gbaud lane speed • 10.3125 Gbaud electrical specifications • 64b/67b encoding: codewords, ordered sequences, and IDLE3 • Increase ackID size for IDLE3 to 12 bits • Control symbol encoding • CRC32 link level error checking • New per-port register block format, with new/modified registers • Modified per-Lane Registers • Specific link initialization state machines to support initialization of 10.3125 Gbaud links • Asymmetric operation of 10.3125 Gbaud links Changed input/output error recovery protocol to enable faster recovery. Allowed Packet Accepted control symbols to acknowledge multiple packets. Added time synchronization support, including control symbol definition, register block definition and control symbol protocol. Added support for larger packets as created by addition of Dev32 and 64b/67b encoding scheme. Completed numerous other editorial changes to improve readability and clarify intent. | 10/11/2013 |

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Date       |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 3.1      | Numerous typographical errors corrected and specification clarifications made.  Technical changes: Resolution of errata against the 3.0 specification. Addition of MECS Time Synchronization support and registers Addition of Structurally Asymmetric Links support and registers Addition of Pseudo Random Binary Sequence (PRBS) test support and registers Clarified alignment field treatment in CRC24 computation. Clarified that in IDLE3 the link-request control symbol shall start in Lane 0. Added statement regarding transmit emphasis register control to section 4.13.2 Added statement regarding transmit emphasis register control to section 5.18 Added definition of LR_initialize, governing beginning transmit emphasis settings, to section 5.19.2.                                                                                                                           | 09/18/2014 |
| 3.2      | Changes as required to add 12.5 Gbaud line rate to specification Changes required to resolve errata: Errata 10 Change to Retrain/Xmt_Width_Control State Machine Errata 11 Corrections to Typical Data Flow Diagrams Errata 12 Transmit Emphasis Timeout Control Clarification Errata 14 Seed Control Word Bit Ordering Clarification Errata 15 Descrambler Seed Ordered Sequence Spacing Clarification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12/7/2015  |
| 4.0      | Technical changes:  • Support 25 Gbaud lane rate and physical layer specification, with associated programming model changes  • Allow IDLE3 to be used with any Baud Rate Class, with specified IDLE sequence negotiation  • Increased maximum packet size to 284 bytes in anticipation of Cache Coherency specification  • Support 16 physical layer priorities  • Support "Error Free Transmission" for high throughput isochronous information transfer                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6/15/2016  |
| 4.1      | <ul> <li>Technical changes: <ul> <li>Add paragraph to Section 3.5.5.1, "Reset-port Command noting legacy device support for reset port.</li> <li>Extend polynomials and seeds in "Long run 25.78125 Gbaud training" on page 197 to support 8x and 16x ports</li> <li>Change name of 10G Retraining Enable field to BRC3 Retraining Enable in "Port n Control 2 CSRs" on page 346, and updated references to this field elsewhere in the document.</li> <li>Added hot plug/hot swap support as application goals to "Common to Level III Short-reach and Long-reach" on page 535 and "Common to Level IV Short-reach and Long-reach" on page 539</li> <li>Change "Goals" to "Requirements" in "Level III Application Requirements" on page 535 and subsections.</li> <li>Change "Goals" to "Requirements" in "Level IV Application Requirements" on page 539 and subsections.</li> </ul> </li> </ul> | 6/30/2017  |

NO WARRANTY. RAPIDIO.ORG PUBLISHES THE SPECIFICATION "AS IS". RAPIDIO.ORG MAKES NO WARRANTY, REPRESENTATION OR COVENANT, EXPRESS OR IMPLIED, OF ANY KIND CONCERNING THE SPECIFICATION, INCLUDING, WITHOUT LIMITATION, NO WARRANTY OF NON INFRINGEMENT, NO WARRANTY OF MERCHANTABILITY AND NO WARRANTY OF FITNESS FOR A PARTICULAR PURPOSE. USER AGREES TO ASSUME ALL OF THE RISKS ASSOCIATED WITH ANY USE WHATSOEVER OF THE SPECIFICATION. WITHOUT LIMITING THE GENERALITY OF THE FOREGOING, USER IS RESPONSIBLE FOR SECURING ANY INTELLECTUAL PROPERTY LICENSES OR RIGHTS WHICH MAY BE NECESSARY TO IMPLEMENT OR BUILD PRODUCTS COMPLYING WITH OR MAKING ANY OTHER SUCH USE OF THE SPECIFICATION.

DISCLAIMER OF LIABILITY. RAPIDIO.ORG SHALL NOT BE LIABLE OR RESPONSIBLE FOR ACTUAL, INDIRECT, SPECIAL, INCIDENTAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, WITHOUT LIMITATION, LOST PROFITS)

RESULTING FROM USE OR INABILITY TO USE THE SPECIFICATION, ARISING FROM ANY CAUSE OF ACTION WHATSOEVER, INCLUDING, WHETHER IN CONTRACT, WARRANTY, STRICT LIABILITY, OR NEGLIGENCE, EVEN IF RAPIDIO.ORG HAS BEEN NOTIFIED OF THE POSSIBILITY OF SUCH DAMAGES.

Questions regarding RapidIO.org, specifications, or membership should be forwarded to:
RapidIO.org
8650 Spicewood Springs #145-515
Austin, TX 78759
512-827-7680 Tel.

RapidIO and the RapidIO logo are trademarks and service marks of RapidIO.org. All other trademarks are the property of their respective owners.

| Chapter 1 | 1 Overview                         |    |
|-----------|------------------------------------|----|
| 1.1       | Introduction                       |    |
| 1.2       | Contents                           | 34 |
| 1.3       | Terminology                        |    |
| 1.4       | Conventions                        |    |
| Chapter 2 | 2 Packets                          |    |
| 2.1       | Introduction                       | 39 |
| 2.2       | Packet Field Definitions           |    |
| 2.3       | Packet Format                      | 43 |
| 2.4       | Packet Protection                  | 43 |
| 2.4.1     | Packet CRC Operation               | 44 |
| 2.4.2     | CRC-16 Code                        | 46 |
| 2.5       | Maximum Packet Size                | 48 |
| Chapter 3 | 3 Control Symbols                  |    |
| 3.1       | Introduction                       | 49 |
| 3.2       | Control Symbol Field Definitions   | 51 |
| 3.3       | Control Symbol Format              | 51 |
| 3.4       | Stype0 Control Symbols             | 53 |
| 3.4.1     | Packet-Accepted Control Symbol     | 57 |
| 3.4.2     | Packet-Retry Control Symbol        | 57 |
| 3.4.3     | Packet-Not-Accepted Control Symbol | 57 |
| 3.4.4     | Timestamp Control Symbol           | 59 |
| 3.4.5     | Status Control Symbol              | 59 |
| 3.4.6     | VC-Status Control Symbol           | 60 |
| 3.4.7     | Link-Response Control Symbol       | 61 |
| 3.4.8     | Loop-Response Control Symbol       | 62 |
| 3.5       | Stype1 Control Symbols             | 63 |
| 3.5.1     | Start-of-Packet Control Symbol     | 64 |
| 3.5.2     | Stomp Control Symbol               | 65 |
| 3.5.3     | End-of-Packet Control Symbol       | 65 |
| 3.5.4     | Restart-From-Retry Control Symbol  |    |
| 3.5.5     | Link-Request Control Symbol        | 66 |
| 3.5.5.1   | Reset-port Command                 | 67 |
| 3.5.5.2   | Reset-Device Command               | 68 |
| 3.5.5.3   | Port-status Command                | 69 |

3.5.6

3.5.6.1

| 3.5.6.2   | Secondary Multicast-Event Control Symbol  | 70  |
|-----------|-------------------------------------------|-----|
| 3.5.6.3   | Loop-Timing Control Symbol                |     |
| 3.6       | Control Symbol Protection                 | 70  |
| 3.6.1     | CRC-5 Code                                | 71  |
| 3.6.2     | CRC-5 Parallel Code Generation            | 71  |
| 3.6.3     | CRC-13 Code                               | 72  |
| 3.6.4     | CRC-13 Parallel Code Generation           | 73  |
| 3.6.5     | CRC-24 Code                               | 74  |
| 3.6.6     | CRC-24 Parallel Code Generation           | 74  |
| Chapter 4 | 8b/10b PCS and PMA Layers                 |     |
| 4.1       | Introduction                              | 77  |
| 4.2       | PCS Layer Functions                       | 77  |
| 4.3       | PMA Layer Functions                       | 78  |
| 4.4       | Definitions                               | 78  |
| 4.5       | 8b/10b Transmission Code                  | 79  |
| 4.5.1     | Character and Code-Group Notation         | 80  |
| 4.5.2     | Running Disparity                         | 81  |
| 4.5.3     | Running Disparity Rules                   | 81  |
| 4.5.4     | 8b/10b Encoding                           | 82  |
| 4.5.5     | Transmission Order                        | 82  |
| 4.5.6     | 8b/10b Decoding                           | 83  |
| 4.5.7     | Special Characters and Columns            | 92  |
| 4.5.7.1   | Packet Delimiter Control Symbol (/PD/)    | 93  |
| 4.5.7.2   | Start of Control Symbol (/SC/)            |     |
| 4.5.7.3   | Idle (/I/)                                | 93  |
| 4.5.7.4   | Sync (/K/)                                | 93  |
| 4.5.7.5   | Skip (/R/)                                | 93  |
| 4.5.7.6   | Align (/A/)                               | 93  |
| 4.5.7.7   | Mark (/M/)                                |     |
| 4.5.7.8   | Illegal                                   | 93  |
| 4.5.8     | Effect of Single Bit Code-Group Errors    |     |
| 4.6       | LP-Serial Link Widths                     | 94  |
| 4.7       | Idle Sequence                             | 95  |
| 4.7.1     | Clock Compensation Sequence               |     |
| 4.7.2     | Idle Sequence 1 (IDLE1)                   | 97  |
| 4.7.3     | Idle Sequence 1 Generation                | 98  |
| 4.7.4     | Idle Sequence 2 (IDLE2)                   | 99  |
| 4.7.4.1   | Idle Frame                                | 100 |
| 4.7.4.1.1 | IDLE Sequence 2 Random Data Field         | 101 |
| 4.7.4.1.2 | IDLE Sequence 2 CS Field Marker           |     |
| 4.7.4.1.3 | IDLE2 Command and Status Field (CS field) |     |
| 4.7.4.1.4 | IDLE2 CS Field Use                        |     |
| 4.7.5     | Idle Sequence Selection                   |     |
| 4.8       | Scrambling                                |     |
|           |                                           |     |

| 4.8.1      | Scrambling Rules                                           | 110 |
|------------|------------------------------------------------------------|-----|
| 4.8.2      | Descrambler Synchronization                                | 112 |
| 4.8.3      | Descrambler Synchronization Verification                   | 113 |
| 4.9        | 1x Mode Transmission Rules                                 | 114 |
| 4.9.1      | 1x Ports                                                   | 114 |
| 4.9.2      | Nx Ports Operating in 1x Mode                              | 116 |
| 4.10       | Nx Link Striping and Transmission Rules                    | 117 |
| 4.11       | Retimers and Repeaters                                     | 119 |
| 4.11.1     | Retimers                                                   | 120 |
| 4.11.2     | Repeaters                                                  | 120 |
| 4.12       | Port Initialization                                        | 121 |
| 4.12.1     | 1x Mode Initialization                                     | 121 |
| 4.12.2     | 1x/Nx Mode Initialization                                  | 121 |
| 4.12.3     | Baud Rate Discovery                                        | 122 |
| 4.12.4     | State Machines                                             | 124 |
| 4.12.4.1   | State Machine Conventions, Functions and Variables         | 124 |
| 4.12.4.1.1 | State Machine Conventions                                  | 124 |
| 4.12.4.1.2 | State Machine Functions                                    | 124 |
| 4.12.4.1.3 | State Machine Variables                                    | 125 |
| 4.12.4.2   | Lane Synchronization State Machine                         | 129 |
| 4.12.4.3   | Lane Alignment State Machine                               | 133 |
| 4.12.4.4   | 1x/2x Mode Detect State Machine                            | 135 |
| 4.12.4.5   | 1x Mode Initialization State Machine                       | 136 |
| 4.12.4.6   | 1x/Nx Mode Initialization State Machine for $N = 4, 8, 16$ | 137 |
| 4.12.4.7   | 1x/2x Mode Initialization State Machine                    | 143 |
| 4.12.4.8   | 1x/Mx/Nx Mode Initialization State Machines                | 146 |
| 4.12.4.8.1 | 1x/2x/Nx Initialization State Machine                      | 146 |
| 4.12.4.8.2 | 1x/Mx/Nx Initialization State Machine (N > M > 2)          | 150 |
| 4.13       | Structurally Asymmetric Links                              | 153 |
| 4.13.1     | Definitions                                                | 153 |
| 4.13.2     | Structurally Asymmetric Link Operation                     | 153 |
| 4.14       | Pseudo Random Binary Sequence Testing                      | 155 |
|            |                                                            |     |
| Chapter 5  | 64b/67b PCS and PMA Layers                                 |     |
| 5.1        | Introduction                                               | 159 |
| 5.2        | PCS Layer Functions                                        | 159 |
| 5.3        | PMA Layer Functions                                        | 160 |
| 5.4        | Definitions                                                | 160 |
| 5.5        | 64b/67b Transmission Code                                  | 162 |
| 5.5.1      | Codeword Format                                            | 162 |
| 5.5.2      | Data Codeword                                              |     |
| 5.5.3      | Control Codeword                                           |     |
| 5.5.3.1    | Skip-Marker Control Codeword                               | 164 |
| 5.5.3.2    | Lane-Check Control Codeword                                |     |
| 5.5.3.3    | Descrambler Seed Control Codeword                          |     |
|            |                                                            |     |

| 5.5.3.4  | Skip Control Codeword                             | 166 |
|----------|---------------------------------------------------|-----|
| 5.5.3.5  | Status/Control Control Codeword                   | 166 |
| 5.5.3.6  | CSB Control Codeword                              | 171 |
| 5.5.3.7  | CSE Control Codeword                              | 171 |
| 5.5.3.8  | CSEB Control Codeword                             | 172 |
| 5.5.4    | Scrambling                                        | 173 |
| 5.5.4.1  | Scrambling Rules                                  | 173 |
| 5.5.4.2  | Descrambler Synchronization                       | 175 |
| 5.5.5    | Selective Codeword Inversion                      | 176 |
| 5.5.5.1  | Selective Codeword Inversion Rules                | 176 |
| 5.5.6    | Lane Check Calculation                            | 177 |
| 5.5.7    | Transmission Order                                | 180 |
| 5.6      | Packet Transmission Rules                         | 180 |
| 5.6.1    | Link CRC-32 Code                                  | 181 |
| 5.7      | Packet Delimiting and Alignment                   | 183 |
| 5.7.1    | Packet Start Delimiter                            |     |
| 5.7.2    | Packet Termination Delimiters                     | 183 |
| 5.8      | Control Symbol Transmission Rules                 | 184 |
| 5.9      | Ordered Sequences                                 |     |
| 5.9.1    | Seed Ordered Sequence                             |     |
| 5.9.2    | Status/Control Ordered Sequence                   | 186 |
| 5.9.3    | Skip Ordered Sequence                             |     |
| 5.10     | Idle Sequence                                     | 187 |
| 5.10.1   | Idle Sequence 3 (IDLE3)                           | 188 |
| 5.10.2   | Idle Sequence 3 Generation                        |     |
| 5.10.3   | IDLE3 Idle Sequence Selection                     | 191 |
| 5.11     | Adaptive Equalization                             | 193 |
| 5.11.1   | Lane Training/Retraining                          |     |
| 5.11.2   | Ports Operating at 10.3125 and 12.5 Gbaud         |     |
| 5.11.2.1 | Long run 10.3125 and 12.5 Gbaud training          |     |
| 5.11.2.2 | Short run 10.3125 and 12.5 Gbaud training         |     |
| 5.11.2.3 | 10.3125 and 12.5 Gbaud retraining                 | 196 |
| 5.11.3   | Ports Operating at 25.78125 Gbaud                 | 197 |
| 5.11.3.1 | Long run 25.78125 Gbaud training                  | 197 |
| 5.11.3.2 | Short run 25.78125 Gbaud training                 | 198 |
| 5.12     | LP-Serial Link Widths                             | 198 |
| 5.13     | Transmission Rules                                | 199 |
| 5.13.1   | Order of Operation                                | 199 |
| 5.13.2   | 1x Ports                                          | 199 |
| 5.13.3   | Nx Ports Operating in 1x Mode                     | 200 |
| 5.13.4   | Kx Link Striping and Transmission Rules           | 201 |
| 5.14     | Effect of Transmission Errors and Error Detection |     |
| 5.15     | Retimers and Repeaters                            | 204 |
| 5.15.1   | Retimers                                          |     |
| 5.15.2   | Repeaters                                         | 205 |
| 5.16     | Port Initialization                               | 205 |

| 5.16.1         | 1x Mode Initialization                             | 206 |
|----------------|----------------------------------------------------|-----|
| 5.16.2         | 1x/Nx Mode Initialization                          | 206 |
| 5.16.3         | Baud Rate Discovery                                | 206 |
| 5.17           | Asymmetric Operation                               | 208 |
| 5.17.1         | Port Transmission Width                            | 209 |
| 5.17.1.1       | Port transmission width commands                   | 209 |
| 5.17.1.1.1     | Transmit width port command protocol               | 209 |
| 5.17.1.2       | Port transmission width requests                   | 211 |
| 5.17.2         | Port Receive Width                                 | 211 |
| 5.17.2.1       | Receive Width Link Command Protocol                | 212 |
| 5.18           | Structurally Asymmetric Links                      | 213 |
| 5.19           | State Machines                                     | 214 |
| 5.19.1         | State Machine Conventions, Functions and Variables | 214 |
| 5.19.1.1       | State Machine Conventions                          | 214 |
| 5.19.1.2       | State Machine Functions                            | 215 |
| 5.19.1.3       | State Machine Variables                            | 216 |
| 5.19.2         | Frame_Lock State Machine                           | 233 |
| 5.19.3         | Lane Training State Machines                       | 233 |
| 5.19.3.1       | Long run Lane_Training State Machine               | 234 |
| 5.19.3.2       | Short run Lane_Training state machine              | 239 |
| 5.19.4         | Codeword Lock State Machine                        | 241 |
| 5.19.5         | Lane Synchronization State Machine                 | 243 |
| 5.19.5.1       | Entering Silence                                   |     |
| 5.19.5.1.1     | Transmitter procedure                              |     |
| 5.19.5.1.2     | Receiver procedure                                 | 245 |
| 5.19.6         | Lane Alignment State Machine                       | 246 |
| 5.19.7         | Port Initialization State Machine                  | 248 |
| 5.19.7.1       | 1x/2x/Nx Initialization State Machine              | 249 |
| 5.19.8         | Retrain/Transmit_Width_Control State Machine       | 256 |
| 5.19.9         | Transmit Width State Machines                      |     |
| 5.19.9.1       | Transmit_Width_Cmd State Machine                   | 259 |
| 5.19.9.2       | Transmit_Width state machine                       | 260 |
| 5.19.10        | Receive Width State Machines                       | 266 |
| 5.19.10.1      | Receive_Width_Cmd State Machine                    | 266 |
| 5.19.10.2      | Receive_Width State Machine                        | 267 |
| 5.20           | Pseudo Random Binary Sequence Testing              | 271 |
| Chapter 6      | LP-Serial Protocol                                 |     |
| 6.1            | Introduction                                       | 273 |
| 6.2            | Packet Exchange Protocol                           |     |
| 6.3            | Traffic types                                      |     |
| 6.4            | Virtual Channels                                   |     |
| 6.4.1          | Virtual channel 0 (VC0)                            |     |
| 6.4.2          | Virtual Channels 1-8 (VC1-8)                       |     |
| 6.4.3          | Virtual Channel Utilization                        |     |
| J. 1. <i>J</i> | , man Chamer Candation                             |     |

| 6.5       | Control Symbols                                           | 276 |
|-----------|-----------------------------------------------------------|-----|
| 6.5.1     | Control Symbol Selection                                  | 276 |
| 6.5.2     | Control Symbol Delimiting                                 | 277 |
| 6.5.3     | Control Symbol Use                                        | 277 |
| 6.5.3.1   | Link Initialization                                       | 277 |
| 6.5.3.2   | Buffer Status Maintenance                                 | 279 |
| 6.5.3.3   | Embedded Control Symbols                                  | 279 |
| 6.5.3.4   | Timing Control Symbols                                    | 280 |
| 6.5.3.4.1 | Multicast-Event Control Symbols                           | 280 |
| 6.5.3.4.2 | Loop-Timing Request                                       |     |
| 6.5.3.5   | Time Synchronization Protocol                             | 282 |
| 6.5.3.5.1 | Setting and Reading a Timestamp Generator                 | 283 |
| 6.5.3.5.2 | Calibrating Transmission Delay                            | 286 |
| 6.5.3.5.3 | Regular Timestamp Generator Re-synchronization            | 288 |
| 6.5.3.5.4 | Timestamp Generator Synchronization Control Symbol Jitter | 289 |
| 6.5.3.6   | MECS Time Synchronization Protocol                        |     |
| 6.5.3.6.1 | (S)MECS Master Operation                                  | 290 |
| 6.5.3.6.2 | MECS Slave Operation                                      | 291 |
| 6.6       | Packets                                                   |     |
| 6.6.1     | Packet Delimiting                                         |     |
| 6.6.1.1   | Packet Start                                              |     |
| 6.6.1.2   | Packet Termination                                        | 293 |
| 6.6.2     | Acknowledgment Identifier                                 | 293 |
| 6.6.3     | Packet Priority and Transaction Request Flows             | 294 |
| 6.7       | Link Maintenance Protocol                                 |     |
| 6.8       | Packet Transmission Protocol                              | 299 |
| 6.9       | Flow Control                                              | 301 |
| 6.9.1     | Receiver-Controlled Flow Control                          | 301 |
| 6.9.1.1   | Reliable Traffic VC Receivers                             | 302 |
| 6.9.1.2   | Continuous Traffic VC Receivers                           | 303 |
| 6.9.1.3   | Single VC Retry Protocol                                  | 303 |
| 6.9.1.4   | Input Retry-Stopped Recovery Process                      | 304 |
| 6.9.1.5   | Output Retry-Stopped Recovery Process                     |     |
| 6.9.2     | Transmitter-Controlled Flow Control                       |     |
| 6.9.2.1   | Receive Buffer Management                                 | 307 |
| 6.9.2.2   | Effective Number of Free Receive Buffers                  | 308 |
| 6.9.2.3   | Speculative Packet Transmission                           | 310 |
| 6.9.3     | Flow Control Mode Negotiation                             | 310 |
| 6.10      | Canceling Packets                                         | 310 |
| 6.11      | Transaction and Packet Delivery Ordering Rules            | 312 |
| 6.12      | Deadlock Avoidance                                        | 313 |
| 6.13      | Error Detection and Recovery for Reliable Transmission    | 316 |
| 6.13.1    | Lost Packet Detection                                     |     |
| 6.13.2    | Link Behavior Under Error                                 | 317 |
| 6.13.2.1  | Recoverable Errors                                        | 318 |
| 6.13.2.2  | Idle Sequence Errors                                      | 318 |

| 6.13.2.2.1 | IDLE1 Sequence Errors                                                  | 319   |
|------------|------------------------------------------------------------------------|-------|
| 6.13.2.2.2 | IDLE2 Sequence Errors                                                  |       |
| 6.13.2.2.3 | IDLE3 Sequence Errors                                                  | 319   |
| 6.13.2.3   | Control Symbol Errors                                                  |       |
| 6.13.2.3.1 | Link Protocol Violations                                               | 320   |
| 6.13.2.3.2 | Corrupted Control symbols                                              | 321   |
| 6.13.2.4   | Packet Errors                                                          |       |
| 6.13.2.5   | Link Timeout                                                           | 322   |
| 6.13.2.6   | Input Error-Stopped Recovery Process                                   | 322   |
| 6.13.2.7   | Output Error-Stopped Recovery Process                                  | 324   |
| 6.14       | Error Detection and Recovery for Error Free Mode Link Operation        | 325   |
| 6.15       | Power Management                                                       |       |
| Chapter 7  | LP-Serial Registers                                                    |       |
| 7.1        | Introduction                                                           | . 327 |
| 7.2        | Register Map                                                           | . 327 |
| 7.3        | Reserved Register, Bit and Bit Field Value Behavior                    | 328   |
| 7.4        | Capability Registers (CARs)                                            | . 330 |
| 7.4.1      | Processing Element Features CAR                                        | 330   |
| 7.5        | LP-Serial Extended Feature Blocks                                      | 331   |
| 7.5.1      | Generic Endpoint Devices                                               | 331   |
| 7.5.2      | Generic Endpoint Devices, Software-assisted Error Recovery Option      | 331   |
| 7.5.3      | Generic Endpoint Free Devices                                          | 331   |
| 7.5.4      | Generic Endpoint Free Devices, Software-assisted Error Recovery Option | 332   |
| 7.5.5      | Register Map - I                                                       | 332   |
| 7.5.6      | Register Map - II                                                      | 334   |
| 7.6        | LP-Serial Command and Status Registers (CSRs)                          | 338   |
| 7.6.1      | LP-Serial Register Block Header                                        | 338   |
| 7.6.2      | Port Link Timeout Control CSR                                          | . 339 |
| 7.6.3      | Port Response Timeout Control CSR                                      | 340   |
| 7.6.4      | Port General Control CSR                                               | 341   |
| 7.6.5      | Port n Link Maintenance Request CSRs                                   | 342   |
| 7.6.6      | Port n Link Maintenance Response CSRs                                  |       |
| 7.6.7      | Port n Local ackID CSRs                                                | 344   |
| 7.6.8      | Port n Initialization Status CSRs                                      | 345   |
| 7.6.9      | Port n Control 2 CSRs                                                  | 346   |
| 7.6.10     | Port n Error and Status CSRs                                           | 350   |
| 7.6.11     | Port n Control CSRs                                                    | 352   |
| 7.6.12     | Port n Outbound ackID CSRs                                             | 356   |
| 7.6.13     | Port n Inbound ackID CSRs                                              | 357   |
| 7.6.14     | Port n Power Management CSRs                                           | 358   |
| 7.6.15     | Port n Latency Optimization CSRs                                       |       |
| 7.6.16     | Port n Link Timers Control CSRs                                        |       |
| 7.6.17     | Port n Link Timers Control 2 CSRs                                      | 364   |
| 7.6.18     | Port n Link Timers Control 3 CSRs                                      | 365   |

| 7.7       | LP-Serial Lane Extended Features Block              | 366 |
|-----------|-----------------------------------------------------|-----|
| 7.7.1     | Register Map                                        | 366 |
| 7.7.2     | LP-Serial Lane Command and Status Registers (CSRs)  | 368 |
| 7.7.2.1   | LP-Serial Register Block Header                     |     |
| 7.7.2.2   | Lane n Status 0 CSRs                                | 369 |
| 7.7.2.3   | Lane n Status 1 CSRs                                | 371 |
| 7.7.2.4   | Lane n Status 2 CSRs                                | 375 |
| 7.7.2.5   | Lane n Status 3 CSRs                                | 377 |
| 7.7.2.6   | Implementation Specific CSRs                        | 379 |
| 7.7.2.6.1 | Lane n Status 2 CSR                                 |     |
| 7.7.2.6.2 | Lane n Status 3 CSR                                 | 379 |
| 7.7.2.6.3 | Lane n Status 4 CSR                                 | 379 |
| 7.7.2.6.4 | Lane n Status 5 CSR                                 | 379 |
| 7.7.2.6.5 | Lane n Status 6 CSR                                 |     |
| 7.7.2.6.6 | Lane n Status 7 CSR                                 |     |
| 7.8       | Virtual Channel Extended Features Block             |     |
| 7.8.1     | Register Map                                        |     |
| 7.8.2     | Virtual Channel Control Block Registers             |     |
| 7.8.2.1   | VC Register Block Header                            |     |
| 7.8.2.2   | Port n VC Control and Status Registers              |     |
| 7.8.2.3   | Port n VC0 BW Allocation Registers                  |     |
| 7.8.2.4   | Port n VCx BW Allocation Registers                  |     |
| 7.9       | Timestamp Generation Extension Block                |     |
| 7.9.1     | Timestamp Generation Extension Block Header         |     |
| 7.9.2     | Timestamp CAR                                       |     |
| 7.9.3     | Timestamp Generator Status CSR                      |     |
| 7.9.4     | MECS Tick Interval CSR                              |     |
| 7.9.5     | MECS Next Timestamp MSW CSR                         |     |
| 7.9.6     | MECS Next Timestamp LSW CSR                         |     |
| 7.9.7     | Timestamp Generator MSW CSR                         |     |
| 7.9.8     | Timestamp Generator LSW CSR                         |     |
| 7.9.9     | Port n Timestamp 0 MSW CSRs                         |     |
| 7.9.10    | Port n Timestamp 0 LSW CSRs                         |     |
| 7.9.11    | Port n Timestamp 1 MSW CSRs                         |     |
| 7.9.12    | Port n Timestamp 1 LSW CSRs                         |     |
| 7.9.13    | Port n Timestamp Generator Synchronization CSRs     |     |
| 7.9.14    | Port n Auto Update Counter CSRs                     |     |
| 7.9.15    | Port n Timestamp Synchronization Command CSRs       |     |
| 7.9.16    | Port n Timestamp Synchronization Status CSRs        |     |
| 7.9.17    | Port n Timestamp Offset CSRs                        |     |
| 7.10      | Miscellaneous Physical Layer Extension Block        |     |
| 7.10.1    | Miscellaneous Physical Layer Extension Block Header |     |
| 7.10.1    | Miscellaneous Physical Layer CAR                    |     |
| 7.10.2    | Port n Reinit Control CSR                           |     |
| 7.10.3    | Port n SAL Control and Status CSR                   |     |
| 7.10.4    | Port n SMECS Control CSR                            |     |
| 1.10.3    | I OR II SMECS CORROL CSK                            | 409 |

15

## **Table of Contents**

| 7.10.6                                  | Port n PRBS Control CSR                                           | 410        |
|-----------------------------------------|-------------------------------------------------------------------|------------|
| 7.10.7                                  | Port n PRBS Lane Control CSR                                      |            |
| 7.10.8                                  | Port n PRBS Status 0 CSR                                          |            |
| 7.10.9                                  | Port n PRBS Status 1 CSR                                          |            |
| 7.10.10                                 | Port n PRBS Locked Time CSR                                       |            |
| 7.10.11                                 | Port n PRBS Seed CSR                                              |            |
| ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                                                   |            |
| Chapter                                 | 8 Signal Descriptions                                             |            |
| 8.1                                     | Introduction                                                      | 421        |
| 8.2                                     | Signal Definitions                                                |            |
| 8.3                                     | Serial RapidIO Interface Diagrams                                 |            |
|                                         |                                                                   |            |
| Chapter                                 | 9 Common Electrical Specifications for less than 6.5 Gbaud LP-Ser | rial Links |
| 9.1                                     | Introduction                                                      | 423        |
| 9.2                                     | References                                                        | 424        |
| 9.3                                     | Abbreviations                                                     | 425        |
| 9.4                                     | Definitions                                                       | 427        |
| 9.4.1                                   | Definition of Amplitude and Swing                                 | 430        |
| 9.4.2                                   | Transmitter (Near-End) Template                                   | 431        |
| 9.4.3                                   | Receiver (Far-End) Template                                       | 434        |
| 9.4.3.1                                 | Level I Receiver Template                                         | 434        |
| 9.4.3.2                                 | Level II Receiver Template                                        | 436        |
| 9.4.4                                   | Definition of Skew and Relative Wander                            | 437        |
| 9.4.5                                   | Total Wander Mask                                                 | 438        |
| 9.4.6                                   | Relative Wander Mask                                              | 439        |
| 9.4.7                                   | Random Jitter Mask                                                | 439        |
| 9.4.8                                   | Defined Test Patterns                                             | 439        |
| 9.4.9                                   | Reference Model                                                   | 440        |
| 9.5                                     | Common Electrical Specification                                   | 440        |
| 9.5.1                                   | Introduction                                                      | 440        |
| 9.5.2                                   | Data Patterns                                                     |            |
| 9.5.3                                   | Signal Levels                                                     | 441        |
| 9.5.4                                   | Bit Error Ratio                                                   |            |
| 9.5.4.1                                 | Level I Bit Error Ratio                                           | 442        |
| 9.5.4.2                                 | Level II Bit Error Ratio                                          | 442        |
| 9.5.5                                   | Ground Differences.                                               |            |
| 9.5.6                                   | Cross Talk                                                        |            |
| 9.5.7                                   | Transmitter Test Load                                             |            |
| 9.5.8                                   | Transmitter Lane-to-Lane Skew                                     |            |
| 9.5.9                                   | Receiver Input Lane-to-Lane Skew                                  |            |
| 9.5.10                                  | Transmitter Short Circuit Current                                 |            |
| 9.5.11                                  | Differential Resistance and Return Loss, Transmitter and Receiver |            |
| 9.5.12                                  | Baud Rate Tolerance                                               |            |
| 9.5.13                                  | Termination and DC Blocking                                       | 445        |

| 9.6        | Pulse Response Channel Modelling                                        | . 445 |
|------------|-------------------------------------------------------------------------|-------|
| 9.6.1      | Generating a Pulse Response                                             | . 445 |
| 9.6.2      | Basic Pulse Response Definitions                                        | . 446 |
| 9.6.3      | Transmitter Pulse Definition                                            | . 447 |
| 9.6.4      | Receiver Pulse Response                                                 | . 448 |
| 9.6.5      | Crosstalk Pulse Response                                                | . 449 |
| 9.6.6      | Decision Feedback Equalizer                                             | . 449 |
| 9.6.7      | Time Continuous Transverse Filter                                       | . 450 |
| 9.6.7.1    | Time Continuous Zero-Pole Equalizer Adaption                            | . 450 |
| 9.6.8      | Time Continuous Zero/Pole                                               | . 451 |
| 9.6.9      | Degrees of Freedom                                                      | . 451 |
| 9.6.9.1    | Receiver Sample Point                                                   | . 451 |
| 9.6.9.2    | Transmit Emphasis                                                       | . 451 |
| 9.7        | Jitter Modelling                                                        | . 451 |
| 9.7.1      | High Frequency Jitter vs. Wander                                        | . 451 |
| 9.7.2      | Total Wander vs. Relative Wander                                        | . 452 |
| 9.7.3      | Correlated vs. Uncorrelated Jitter                                      | . 452 |
| 9.7.4      | Jitter Distributions                                                    | . 453 |
| 9.7.4.1    | Unbounded and Bounded Gaussian Distribution                             | . 453 |
| 9.7.4.2    | Bounded Gaussian Distribution                                           | . 453 |
| 9.7.4.3    | High Probability Jitter                                                 | . 454 |
| 9.7.4.4    | Total Jitter                                                            | . 454 |
| 9.7.4.5    | Probability Distribution Function vs. Cumulative Distribution Function. | . 454 |
| 9.7.4.6    | BathTub Curves                                                          | . 455 |
| 9.7.4.7    | Specification of GJ and HPJ                                             | . 457 |
| 9.7.4.8    | Example of Bounded Gaussian                                             | . 458 |
| 9.7.5      | Statistical Eye Methodology                                             |       |
| 9.7.5.1    | Derivation of Cursors and Calculation of PDF                            | . 458 |
| 9.7.5.2    | Inclusion of Sampling Jitter                                            |       |
| 9.7.5.3    | Generation of Statistical Eye                                           | . 462 |
| Chapter 10 | 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud LP-Serial Links                  |       |
| 10.1       | Level I Application Goals                                               | . 465 |
| 10.2       | Equalization                                                            | . 466 |
| 10.3       | Explanatory Note on Level I Transmitter and Receiver Specifications     | . 466 |
| 10.4       | Level I Electrical Specification                                        |       |
| 10.4.1     | Level I Short Run Transmitter Characteristics                           |       |
| 10.4.1.1   | Level I SR Transmitter Test Load                                        |       |
| 10.4.1.2   | Level I SR Transmitter Baud Rate                                        | . 468 |
| 10.4.1.3   | Level I SR Transmitter Amplitude and Swing                              |       |
| 10.4.1.4   | Level I SR Transmitter Rise and Fall Times                              |       |
| 10.4.1.5   | Level I SR Transmitter Differential Pair Skew                           |       |
| 10.4.1.6   | Level I SR Transmitter Output Resistance and Return Loss                |       |
| 10.4.1.7   | Level I SR Transmitter Lane-to-Lane Skew                                |       |
| 10.4.1.8   | Level I SR Transmitter Short Circuit Current                            | . 469 |

| 10.4.1.9  | Level I SR Transmitter Template and Jitter                  | 469 |
|-----------|-------------------------------------------------------------|-----|
| 10.4.2    | Level I Long Run Transmitter Characteristics                |     |
| 10.4.2.1  | Level I LR Transmitter Test Load                            | 471 |
| 10.4.2.2  | Level I LR Transmitter Baud Rate                            | 471 |
| 10.4.2.3  | Level I LR Transmitter Amplitude and Swing                  | 471 |
| 10.4.2.4  | Level I LR Transmitter Rise and Fall Times                  | 471 |
| 10.4.2.5  | Level I LR Transmitter Differential Pair Skew               | 472 |
| 10.4.2.6  | Level I LR Transmitter Output Resistance and Return Loss    |     |
| 10.4.2.7  | Level I LR Transmitter Lane-to-Lane Skew                    |     |
| 10.4.2.8  | Level I LR Transmitter Short Circuit Current                | 472 |
| 10.4.2.9  | Level I LR Transmitter Template and Jitter                  | 472 |
| 10.4.3    | Level I Receiver Specifications                             | 473 |
| 10.4.3.1  | Level I Receiver Input Baud Rate                            |     |
| 10.4.3.2  | Level I Receiver Reference Input Signals                    | 474 |
| 10.4.3.3  | Level I Receiver Input Signal Amplitude                     | 474 |
| 10.4.3.4  | Level I Receiver Absolute Input Voltage                     | 475 |
| 10.4.3.5  | Level I Receiver Input Common Mode Impedance                |     |
| 10.4.3.6  | Level I Receiver Input Lane-to-Lane Skew                    |     |
| 10.4.3.7  | Level I Receiver Input Resistance and Return Loss           | 475 |
| 10.4.3.8  | Level I Receiver Input Jitter Tolerance                     | 476 |
| 10.5      | Level I Measurement and Test Requirements                   |     |
| 10.5.1    | Level I Transmitter Measurements                            |     |
| 10.5.1.1  | Level I Eye Template Measurements                           | 477 |
| 10.5.1.2  | Level I Jitter Test Measurements                            | 478 |
| 10.5.1.3  | Level I Transmit Jitter Load                                | 478 |
| 10.5.2    | Level I Receiver Jitter Tolerance                           | 478 |
| Chapter 1 | 1 5 Gbaud and 6.25 Gbaud LP-Serial Links                    |     |
| 11.1      | Level II Application Goals                                  | 479 |
| 11.1.1    | Common to Level II Short run, Medium run and Long run       | 479 |
| 11.1.2    | Application Goals for Level II Short Run                    | 480 |
| 11.1.3    | Application Goals for Level II Medium Run                   | 480 |
| 11.1.4    | Application Goals for Long Run                              | 480 |
| 11.1.5    | Explanatory Note on Transmitter and Receiver Specifications | 481 |
| 11.2      | Equalization                                                | 481 |
| 11.3      | Link Compliance Methodology                                 | 482 |
| 11.3.1    | Overview                                                    | 482 |
| 11.3.2    | Reference Models                                            | 482 |
| 11.3.3    | Channel Compliance                                          | 483 |
| 11.3.4    | Transmitter Compliance                                      |     |
| 11.3.5    | Receiver Compliance                                         |     |
| 11.4      | Level II Short Run Interface - General Requirements         | 485 |
| 11.4.1    | Jitter and Inter-operability Methodology                    |     |
| 11.4.1.1  | Level II SR Defined Test Patterns                           |     |
| 11.4.1.2  | Level II SR Channel Compliance                              | 486 |

| 11.4.1.3   | Level II SR Transmitter Inter-operability                 | 487 |
|------------|-----------------------------------------------------------|-----|
| 11.4.1.4   | Level II SR Receiver Inter-operability                    | 487 |
| 11.4.2     | Level II SR Electrical Characteristics                    | 488 |
| 11.4.2.1   | Level II SR Transmitter Characteristics                   | 488 |
| 11.4.2.1.1 | Level II SR Transmitter Test Load                         | 490 |
| 11.4.2.1.2 | Level II SR Transmitter Baud Rate                         | 490 |
| 11.4.2.1.3 | Level II SR Transmitter Amplitude and Swing               | 490 |
| 11.4.2.1.4 | Level II SR Transmitter Rise and Fall Times               | 490 |
| 11.4.2.1.5 | Level II SR Transmitter Differential Pair Skew            | 490 |
| 11.4.2.1.6 | Level II SR Transmitter Output Resistance and Return Loss | 490 |
| 11.4.2.1.7 | Level II SR Transmitter Lane-to-Lane Skew                 | 490 |
| 11.4.2.1.8 | Level II SR Transmitter Template and Jitter               | 491 |
| 11.4.2.2   | Level II SR Receiver Characteristics                      | 491 |
| 11.4.2.2.1 | Level II SR Receiver Input Baud Rate                      | 493 |
| 11.4.2.2.2 | Level II SR Receiver Reference Input Signals              | 493 |
| 11.4.2.2.3 | Level II SR Receiver Input Signal Amplitude               | 493 |
| 11.4.2.2.4 | Level II SR Receiver Absolute Input Voltage               | 493 |
| 11.4.2.2.5 | Level II SR Receiver Input Common Mode Impedance          | 494 |
| 11.4.2.2.6 | Level II SR Receiver Input Lane-to-Lane Skew              | 494 |
| 11.4.2.2.7 | Level II SR Receiver Input Resistance and Return Loss     | 494 |
| 11.4.2.2.8 | Level II SR Receiver Input Jitter Tolerance               | 494 |
| 11.4.2.3   | Level II SR Link and Jitter Budgets                       | 495 |
| 11.4.3     | Level II SR StatEye.org Template                          | 496 |
| 11.5       | Level II Long Run Interface General Requirements          |     |
| 11.5.1     | Long Run Jitter and Inter-operability Methodology         |     |
| 11.5.1.1   | Level II LR Channel Compliance                            |     |
| 11.5.1.2   | Level II LR Transmitter Inter-operability                 | 500 |
| 11.5.1.3   | Level II LR Receiver Inter-operability                    |     |
| 11.5.2     | Level II LR Interface Electrical Characteristics          |     |
| 11.5.2.1   | Level II LR Transmitter Characteristics                   |     |
| 11.5.2.1.1 | Level II LR Transmitter Test Load                         |     |
| 11.5.2.1.2 | Level II LR Transmitter Baud Rate                         |     |
| 11.5.2.1.3 | Level II LR Transmitter Amplitude and Swing               |     |
| 11.5.2.1.4 | Level II LR Transmitter Rise and Fall Times               |     |
| 11.5.2.1.5 | Level II LR Transmitter Differential Pair Skew            |     |
| 11.5.2.1.6 | Level II LR Transmitter Output Resistance and Return Loss |     |
| 11.5.2.1.7 | Level II LR Transmitter Lane-to-Lane Skew                 |     |
| 11.5.2.1.8 | Level II LR Transmitter Short Circuit Current             |     |
| 11.5.2.1.9 | Level II LR Transmitter Template and Jitter               |     |
| 11.5.2.2   | Level II LR Receiver Characteristics                      |     |
| 11.5.2.2.1 | Level II LR Receiver Input Baud Rate                      |     |
| 11.5.2.2.2 | Level II LR Receiver Reference Input Signals              |     |
| 11.5.2.2.3 | Level II LR Receiver Input Signal Amplitude               |     |
| 11.5.2.2.4 | Level II LR Receiver Absolute Input Voltage               |     |
| 11.5.2.2.5 | Level II LR Receiver Input Common Mode Impedance          |     |
| 11.5.2.2.6 | Level II LR Receiver Input Lane-to-Lane Skew              | 506 |

| 11.5.2.2.7 | Level II LR Receiver Input Resistance and Return Loss     | 506 |
|------------|-----------------------------------------------------------|-----|
| 11.5.2.2.8 | Level II LR Receiver Jitter Tolerance                     |     |
| 11.5.3     | Level II LR Link and Jitter Budgets                       | 507 |
| 11.5.4     | Level II LR StatEye.org Template                          | 508 |
| 11.6       | Level II Medium Run Interface General Requirements        | 510 |
| 11.6.1     | Medium Run Jitter and Inter-operability Methodology       |     |
| 11.6.1.1   | Level II Medium Run Channel Compliance                    |     |
| 11.6.1.2   | Level II MR Transmitter Inter-operability                 | 511 |
| 11.6.1.3   | Medium Receiver Inter-operability                         |     |
| 11.6.2     | Level II MR Interface Electrical Characteristics          |     |
| 11.6.2.1   | Level II MR Transmitter Characteristics                   | 512 |
| 11.6.2.1.1 | Level II MR Transmitter Test Load                         | 514 |
| 11.6.2.1.2 | Level II MR Transmitter Baud Rate                         | 514 |
| 11.6.2.1.3 | Level II MR Transmitter Amplitude and Swing               | 514 |
| 11.6.2.1.4 | Level II MR Transmitter Rise and Fall Times               | 514 |
| 11.6.2.1.5 | Level II MR Transmitter Differential Pair Skew            | 514 |
| 11.6.2.1.6 | Level II MR Transmitter Output Resistance and Return Loss | 514 |
| 11.6.2.1.7 | Level II MR Transmitter Lane-to-Lane Skew                 |     |
| 11.6.2.1.8 | Level II MR Transmitter Short Circuit Current             | 515 |
| 11.6.2.1.9 | Level II MR Transmitter Template and Jitter               | 515 |
| 11.6.2.2   | Level II MR Receiver Characteristics                      |     |
| 11.6.2.2.1 | Level II MR Receiver Input Baud Rate                      | 516 |
| 11.6.2.2.2 | Level II MR Receiver Reference Input Signals              | 516 |
| 11.6.2.2.3 | Level II MR Receiver Input Signal Amplitude               |     |
| 11.6.2.2.4 | Level II MR Receiver Absolute Input Voltage               |     |
| 11.6.2.2.5 | Level II MR Receiver Input Common Mode Impedance          | 517 |
| 11.6.2.2.6 | Level II MR Receiver Input Lane-to-Lane Skew              | 517 |
| 11.6.2.2.7 | Level II MR Receiver Input Resistance and Return Loss     | 517 |
| 11.6.2.2.8 | Level II MR Receiver Jitter Tolerance                     |     |
| 11.6.3     | Level II MR Link and Jitter Budgets                       | 518 |
| 11.6.4     | Level II MR StatEye.org Template                          | 519 |
| 11.7       | Level II Measurement and Test Requirements                | 521 |
| 11.7.1     | High Frequency Transmit Jitter Measurement                | 521 |
| 11.7.1.1   | BERT Implementation                                       | 521 |
| 11.7.1.2   | Spectrum Analyzer and Oscilloscope Methodology            | 523 |
| 11.7.1.2.1 | Band Limited Unbounded Gaussian Noise                     | 523 |
| 11.7.1.2.2 | Band Limited 60 Second Total Jitter Measurements          | 523 |
| 11.7.1.2.3 | Uncorrelated High Probability Jitter                      | 524 |
| 11.7.1.2.4 | Total High Probability Jitter                             | 525 |
| 11.7.2     | Total Transmit Wander Measurement                         | 525 |
| 11.7.3     | Relative Transmit Wander Measurement                      | 526 |
| 11.7.4     | Jitter Tolerance                                          |     |
| 11.7.4.1   | Jitter Tolerance with Relative Wander Lab Setup           | 527 |
| 11.7.4.1.1 | General                                                   | 528 |
| 11.7.4.1.2 | Synchronization                                           | 528 |
| 11.7.4.1.3 | Jitter                                                    | 529 |

| 11.7.4.1.4 | Amplitude                                                       | 529   |
|------------|-----------------------------------------------------------------|-------|
| 11.7.4.2   | Jitter Tolerance with no Relative Wander Lab Setup              | 530   |
| 11.7.4.3   | Jitter Tolerance with Defined ISI and no Relative Wander        |       |
| 11.7.4.4   | Jitter Transfer                                                 | 531   |
| 11.7.4.5   | Network Analysis Measurement                                    | 532   |
| 11.7.4.6   | Eye Mask Measurement Setup                                      |       |
|            | ·                                                               |       |
| Chapter 1  | 2 Electrical Specification for 10.3125 and 12.5 Gbaud LP-Serial | Links |
| 12.1       | References                                                      |       |
| 12.2       | Level III Application Requirements                              |       |
| 12.2.1     | Common to Level III Short-reach and Long-reach                  |       |
| 12.2.2     | Application Requirements for Level III Short-reach              |       |
| 12.2.3     | Application Requirements for Level III Long-reach               |       |
| 12.3       | Equalization                                                    | 537   |
| 12.3.1     | Receiver                                                        | 537   |
| 12.3.2     | Transmitter                                                     | 537   |
| 12.4       | Level III Electrical Specification                              | 537   |
| 12.4.1     | Level III Short-reach                                           | 537   |
| 12.4.2     | Level III Long-reach                                            | 538   |
| 12.4.3     | Level III Transmitter Lane-to-Lane Skew                         | 538   |
| 12.4.4     | Receiver Input Lane-to-Lane Skew                                | 538   |
| 12.4.5     | Electrical IDLE                                                 | 538   |
| Chapter 1  | 3 Electrical Specification for 25 Gbaud LP-Serial Links         |       |
| 13.1       | References                                                      | 539   |
| 13.2       | Level IV Application Requirements                               |       |
| 13.2.1     | Common to Level IV Short-reach and Long-reach                   |       |
| 13.2.2     | Application Requirements for Level IV Short-reach               | 540   |
| 13.2.3     | Application Requirements for Level IV Long-reach                |       |
| 13.3       | Equalization                                                    | E 4.1 |
| 13.3.1     | Receiver                                                        | 541   |
| 13.3.2     | Transmitter                                                     | 541   |
| 13.4       | Level IV Electrical Specification                               | 541   |
| 13.4.1     | Level IV Short-reach                                            |       |
| 13.4.2     | Level IV Long-reach                                             |       |
| 13.4.3     | Level IV Transmitter Lane-to-Lane Skew                          |       |
| 13.4.4     | Receiver Input Lane-to-Lane Skew                                |       |
| 13.4.5     | Electrical IDLE                                                 |       |
| Annex A    | Transmission Line Theory and Channel Information (Informati     | ve)   |
| A.1        | Transmission Lines Theory                                       | 5/13  |
| A.1<br>A.2 | Impedance Matching                                              |       |
| 11.4       | impodance macining                                              |       |

| A.3     | Impedance Definition Details                                    | 544 |
|---------|-----------------------------------------------------------------|-----|
| A.4     | Density considerations                                          | 546 |
| A.5     | Common-Mode Impedance and Return Loss                           | 547 |
| A.6     | Crosstalk Considerations                                        |     |
| A.7     | Equation Based Channel Loss by Curve Fit                        | 549 |
| Annex B | BER Adjustment Methodology (Informative)                        |     |
| B.1     | Extrapolation of Correlated Bounded Gaussian Jitter to low BERs |     |
| B.1.1   | Bathtub Measurements                                            |     |
| B.2     | Confidence Level of Errors Measurement                          |     |
| B.3     | Eye Mask Adjustment for Sampling Oscilloscopes                  |     |
| B.3.1   | Theory                                                          | 553 |
| B.3.2   | Usage                                                           | 555 |
| Annex C | Interface Management (Informative)                              |     |
| C.1     | Introduction                                                    |     |
| C.2     | Packet Retry Mechanism                                          | 557 |
| C.2.1   | Input port retry recovery state machine                         | 557 |
| C.2.2   | Output port retry recovery state machine                        | 559 |
| C.3     | Error Recovery                                                  | 561 |
| C.3.1   | Input port error recovery state machine                         | 561 |
| C.3.2   | Output port error recovery state machine                        | 562 |
| C.3.3   | Changes in Error Recovery Behavior for CT                       | 566 |
| Annex D | <b>Critical Resource Performance Limits (Informative)</b>       |     |
| D.1     | IDLE1 and IDLE2                                                 | 567 |
| D.2     | IDLE3                                                           | 572 |
| Annex E | Manufacturability and Testability (Informative)                 |     |
| Annex F | <b>Multiple Port Configuration Example (Informative)</b>        |     |
| F.1     | Introduction                                                    |     |
| F.2     | System with Different Port Width Capabilities                   | 581 |
| Annex G | MECS Time Synchronization (Informative)                         |     |
| G.1     | Introduction                                                    |     |
| G.2     | Detection of Missing MECS                                       |     |
| G.3     | MECS and SMECS Redundant Operation                              |     |
| G.4     | Detection of (S)MECS Source Failure                             | 584 |
|         |                                                                 |     |

## **List of Figures**

| 2-1  | Packet Format                                                       | 43  |
|------|---------------------------------------------------------------------|-----|
| 2-2  | Packet Alignment                                                    | 43  |
| 2-3  | Error Coverage of First 16 Bits of Packet Header                    | 44  |
| 2-4  | Unpadded Packet of Length 80 Bytes or Less                          | 45  |
| 2-5  | Padded Packet of Length 80 Bytes or Less                            |     |
| 2-6  | Unpadded Packet of Length Greater than 80 Bytes                     |     |
| 2-7  | Padded Packet of Length Greater than 80 Bytes                       | 46  |
| 2-8  | CRC Generation Pipeline                                             |     |
| 3-1  | Control Symbol 24 Format                                            | 51  |
| 3-2  | Control Symbol 48 Format                                            | 52  |
| 3-3  | Control Symbol 64 Format                                            | 52  |
| 3-4  | CRC-5 Implementation                                                | 72  |
| 4-1  | Character Notation Example (D25.3)                                  | 80  |
| 4-2  | Code-Group Notation Example (/D25.3/)                               | 81  |
| 4-3  | Lane Encoding, Serialization, Deserialization, and Decoding Process | 83  |
| 4-4  | Example of a Pseudo-Random Idle Code-Group Generator                | 99  |
| 4-5  | Idle Sequence 2 Idle Frame                                          | 100 |
| 4-6  | 5-tap Transversal Filter                                            | 106 |
| 4-7  | Example of CS Field CMD, ACK, NACK Handshake                        | 108 |
| 4-8  | Scrambling Sequence Generator                                       | 111 |
| 4-9  | 1x Mode Control Symbol 24 Encoding and Transmission Order           | 115 |
| 4-10 | 1x Mode Packet Encoding and Transmission Order                      | 115 |
| 4-11 | 1x Typical Data Flow with Control Symbol 24                         | 116 |
| 4-12 | Typical 4x Data Flow with Control Symbol 24                         | 119 |
| 4-13 | Baudrate_Discovery state machine (Informational)                    | 123 |
| 4-14 | Lane_Synchronization State Machine                                  | 132 |
| 4-15 | Lane_Alignment State Machine                                        | 134 |
| 4-16 | 1x/2x_Mode_Detect State Machine                                     | 136 |
| 4-17 | 1x_Initialization State Machine                                     | 137 |
| 4-18 | 1x/Nx_Initialization State Machine for N = 4, 8, 16                 | 141 |
| 4-19 | Alternate 1x/4x_Initialization State Machine                        | 143 |
| 4-20 | 1x/2x_Initialization State Machine                                  | 145 |
| 4-21 | 1x/2x/Nx_Initialization State Machine                               | 148 |
| 4-22 | $1x/Mx/Nx$ _Initialization State Machine for $N > M > 2$            | 151 |
| 5-1  | 64b/67b codeword format                                             | 162 |
| 5-2  | 64b/67b Data codeword format                                        | 163 |
| 5-3  | General 64b/67b Control Codeword Format                             | 163 |
| 5-4  | Skip-Marker Control Codeword Format                                 | 165 |
| 5-5  | Lane-Check Control Codeword                                         | 165 |
| 5-6  | Descrambler Seed Control Codeword Format                            | 166 |
| 5-7  | Skip Control Codeword Format                                        | 166 |

## **List of Figures**

| 5-8  | Status/Control Control Codeword Format                                | 167 |
|------|-----------------------------------------------------------------------|-----|
| 5-9  | CSB Control Codeword Format                                           | 171 |
| 5-10 | Logical Layout of CSB Control Codeword                                | 171 |
| 5-11 | CSE Control Codeword Format                                           |     |
| 5-12 | Logical Layout of CSE Control Codeword                                | 172 |
| 5-13 | CSEB Control Codeword Format                                          |     |
| 5-14 | Scrambling Sequence Generator                                         | 174 |
| 5-15 | Example of Calculation for Bit 1 of BIP-23                            | 179 |
| 5-16 | Lane Encoding, Serialization, Deserialization, and Decoding Process   |     |
| 5-17 | Link CRC-32 Generation Pipeline                                       | 183 |
| 5-18 | Example of a Pseudo-Random Idle Codeword Generator                    | 191 |
| 5-19 | 1x Typical Data Flow with Control Symbol 64                           | 200 |
| 5-20 | Typical 4x Data Flow with Control Symbol 64                           | 202 |
| 5-21 | Baudrate_Discovery state machine (Informational)                      | 208 |
| 5-22 | Long run Lane_Training state machine (lane k) Part 1 of 3             |     |
| 5-23 | Long run Lane_Training state machine (lane k) Part 2 of 3             | 237 |
| 5-24 | Long run Lane_Training state machine (lane k) Part 3 of 3             |     |
| 5-25 | Short run Lane_Training state machine for lane k Part 1 of 2          |     |
| 5-26 | Short run Lane_Training state machine for lane k Part 2 of 2          |     |
| 5-27 | Lane k Codeword_Lock state machine                                    |     |
| 5-28 | Lane k Lane_Synchronization state machine                             | 244 |
| 5-29 | N-lane Lane_Alignment State Machine (Part 1 of 2)                     | 247 |
| 5-30 | N-lane Lane_Alignment State Machine (Part 2 of 2)                     | 248 |
| 5-31 | 1x/2x/Nx Port_Initialization State Machine, Part 1 of 3               | 251 |
| 5-32 | 1x/2x/Nx Port_Initialization state machine, Part 2 of 3               | 252 |
| 5-33 | 1x/2x/Nx Port_Initialization state machine, Part 3 of 3               |     |
| 5-34 | Retrain/Xmt_Width_Control state machine                               | 258 |
| 5-35 | Transmit_Width_Cmd state machine                                      | 260 |
| 5-36 | Transmit Width (XMT_Width) State Machine Part 1 of 4                  | 262 |
| 5-37 | Transmit Width (XMT_Width) State Machine Part 2 of 4                  | 263 |
| 5-38 | Transmit Width (XMT_Width) State Machine Part 3 of 4                  | 264 |
| 5-39 | Transmit Width (XMT_Width) State Machine Part 4 of 4, K, L, $N \ge 4$ | 265 |
| 5-40 | Receive_Width_Cmd state machine                                       | 266 |
| 5-41 | Receive_Width (RCV_Width) State Machine, Part 1 of 4                  | 268 |
| 5-42 | Receive_Width (RCV_Width) State Machine, Part 2 of 4                  | 269 |
| 5-43 | Receive_Width (RCV_Width) State Machine, Part 3 of 4                  |     |
| 5-44 | Receive_Width (RCV_Width) State Machine, Part 4 of 4, K, L, $N \ge 4$ | 271 |
| 6-1  | Example Transaction with Acknowledgment                               | 274 |
| 6-2  | Time Synchronization with Synchronous Link Partners                   | 286 |
| 6-3  | Asymmetry Computation                                                 |     |
| 6-4  | Single VC Mode Receiver-Controlled Flow Control                       | 304 |
| 6-5  | Single VC Mode Transmitter-Controlled Flow Control                    | 307 |
| 8-1  | RapidIO 1x Device to 1x Device Interface Diagram                      | 422 |
| 8-2  | RapidIO Nx Device to Nx Device Interface Diagram                      | 422 |
| 8-3  | RapidIO Nx Device to 1x Device Interface Diagram                      |     |
| 9-1  | Definition of Transmitter Amplitude and Swing                         | 430 |

## **List of Figures**

| 9-2   | Transition Symbol Transmit Eye Mask                                 | 432 |
|-------|---------------------------------------------------------------------|-----|
| 9-3   | Transition and Steady State Symbol Eye Mask                         |     |
| 9-4   | Level I Receiver Input Mask                                         |     |
| 9-5   | Receiver Input Mask                                                 |     |
| 9-6   | Skew and Relative Wander Between in Band Signals                    | 437 |
| 9-7   | Total Wander of a Signal                                            |     |
| 9-8   | Total Wander Mask                                                   |     |
| 9-9   | Relative Wander Mask                                                | 439 |
| 9-10  | Random Jitter Spectrum                                              |     |
| 9-11  | Reference Model                                                     |     |
| 9-12  | Transmitter and Input Differential Return Loss                      | 444 |
| 9-13  | Termination Example                                                 |     |
| 9-14  | Graphical Representation of Receiver Pulse                          |     |
| 9-15  | Transmit Pulse                                                      | 447 |
| 9-16  | Transmitter FIR Filter Function                                     | 448 |
| 9-17  | Receiver Pulse Definition                                           | 449 |
| 9-18  | Crosstalk Pulse Definition                                          | 449 |
| 9-19  | Decision Feedback Equalizer                                         | 450 |
| 9-20  | Feed Forward Filter                                                 |     |
| 9-21  | Generation of Total and Relative Wander                             | 452 |
| 9-22  | Jitter Probability Density Functions                                | 453 |
| 9-23  | Example of Total Jitter PDF                                         |     |
| 9-24  | Example of Total Jitter CDF                                         | 455 |
| 9-25  | Bathtub Definition                                                  | 457 |
| 9-26  | Example of Bounded Gaussian                                         | 458 |
| 9-27  | Statistics of Pulse Response Cursor                                 | 459 |
| 9-28  | Variation of the c0 Sampling Time                                   |     |
| 9-29  | Varying the Receiver Sampling Point                                 |     |
| 9-30  | Generation of the Data Eye and Bathtub                              |     |
| 9-31  | Statistical Eye                                                     |     |
| 10-1  | Single Frequency Sinusoidal Jitter Limits                           | 476 |
| 11-1  | OIF Reference Model                                                 |     |
| 11-2  | Transmitter Compliance Setup                                        | 484 |
| 11-3  | Receiver Compliance Setup                                           | 485 |
| 11-4  | BERT with Golden PLL                                                | 521 |
| 11-5  | Spectral Measurement Setup                                          | 523 |
| 11-6  | Single Side Band Relative Power Spectrum for Phase Modulated Signal |     |
| 11-7  | Transmit Wander Lab Setup                                           | 525 |
| 11-8  | Relative Wander Lab Setup                                           | 526 |
| 11-9  | Jitter Tolerance with Relative Wander Lab Setup                     | 528 |
| 11-10 | Jitter Tolerance with no Relative Wander                            | 530 |
| 11-11 | Jitter Tolerance with Defined ISI                                   | 531 |
| 11-12 | Jitter Transfer Lab Setup                                           | 532 |
| 11-13 | S-parameter Port Definitions                                        |     |
| 11-14 | Mask Measurement with Golden PLL                                    |     |
| A-1   | Transmission Line as 2-port                                         | 545 |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

## **List of Figures**

| A-2 | Network Terminations                                   | 545 |
|-----|--------------------------------------------------------|-----|
| A-3 | Measurement of Zodd, Zeven                             | 546 |
| A-4 | Minimization of Crosstalk at IC Pins                   | 548 |
| A-5 | Minimization of Crosstalk At Connector Pins            | 549 |
| A-6 | Minimization of Crosstalk Over Backplane               | 549 |
| A-7 | Equations Based Channel Loss Curves                    | 550 |
| B-1 | Example Data Mask                                      | 553 |
| B-2 | Example Data Mask                                      | 554 |
| B-3 | Cumulative Distribution Function of Maximum Amplitude  | 555 |
| C-1 | Input Port Retry Recovery State Machine                | 558 |
| C-2 | Output Port Retry Recovery State Machine               |     |
| C-3 | Input Port Error Recovery State Machine                | 561 |
| C-4 | Output Port Error Recovery State Machine               | 563 |
| F-1 | Example system with asymmetric port-width capabilities | 582 |

| 1-1  | Baud Rate Class support per IDLE/Control Symbol type                      | 36  |
|------|---------------------------------------------------------------------------|-----|
| 2-1  | Packet Field Definitions                                                  |     |
| 2-2  | Use of VC, PRIO and CRF Fields                                            | 41  |
| 2-3  | Parallel CRC-16 Equations                                                 | 46  |
| 2-4  | Maximum Packet Size                                                       | 48  |
| 3-1  | Control Symbol Field Definitions                                          | 51  |
| 3-2  | Stype0 Control Symbol 24 and Control Symbol 48 Encoding                   | 53  |
| 3-3  | Stype0 Control Symbol 64 Encoding                                         | 53  |
| 3-4  | Stype0 Parameter Definitions                                              | 55  |
| 3-5  | Packet-Accepted Control Symbol field usage and values.                    | 57  |
| 3-6  | Packet-Retry Control Symbol field usage and values.                       | 57  |
| 3-7  | Packet-Not-Accepted Control Symbol field usage and values                 | 58  |
| 3-8  | Cause Field Definition                                                    | 58  |
| 3-9  | Timestamp Control Symbol field usage and values.                          | 59  |
| 3-10 | Status Control Symbol field usage and values                              | 59  |
| 3-11 | VC-Status Control Symbol field usage and values                           | 60  |
| 3-12 | VCID Definition                                                           | 60  |
| 3-13 | Link-Response Control Symbol field usage and values.                      | 61  |
| 3-14 | Port_status Field Definitions for Control Symbol 24 and Control Symbol 48 | 61  |
| 3-15 | Port_status Field Definitions for Control Symbol 64                       | 62  |
| 3-16 | Control Symbol 64 Loop-Response Control Symbol field usage and values     | 63  |
| 3-17 | Stype1 Control Symbol 24 and Control Symbol 48 Encoding                   | 63  |
| 3-18 | Stype1 Control Symbol 64 Encoding                                         | 64  |
| 3-19 | Start-of-Packet Control Symbol field usage and values.                    |     |
| 3-20 | Stomp Control Symbol field usage and values.                              | 65  |
| 3-21 | End-of-Packet Control Symbol field usage and values.                      | 65  |
| 3-22 | Restart-From-Retry Control Symbol field usage and values                  | 66  |
| 3-23 | Link-Request Control Symbol field usage and values                        |     |
| 3-24 | Timing Control Symbol field usage and values                              | 69  |
| 3-25 | Parallel CRC-5 Equations                                                  |     |
| 3-26 | Parallel CRC-13 Equations                                                 | 73  |
| 3-27 | Parallel CRC-24 Equations                                                 | 74  |
| 4-1  | Data Character Encodings                                                  |     |
| 4-2  | Special Character Encodings                                               | 91  |
| 4-3  | Special Characters and Columns                                            | 92  |
| 4-4  | Code-Group Corruption Caused by Single Bit Errors                         | 94  |
| 4-5  | Active Port Width Field Encodings                                         | 103 |
| 4-6  | Lane Number Field Encodings                                               | 103 |
| 4-7  | Command and Status Field Encodings                                        | 104 |
| 4-8  | CS Field 8/10 Bit Encodings                                               |     |
| 4-9  | Scrambler Initialization Values                                           | 111 |
| 4-10 | Dcounter Definition                                                       | 125 |

| 4-11  | lane_sync "Flicker" Probability                                             | 130 |
|-------|-----------------------------------------------------------------------------|-----|
| 4-12  | Structurally Asymmetric Link Tx/Rx Width Behaviors                          |     |
| 5-1   | Control Codeword function encoding                                          |     |
| 5-2   | Lane_check field content                                                    |     |
| 5-3   | Status control field content                                                | 167 |
| 5-4   | Scrambler Initialization Values                                             | 175 |
| 5-5   | BIP-23 Calculation                                                          |     |
| 5-6   | Parallel Link CRC-32 Equations                                              | 181 |
| 5-7   | Seed ordered sequence                                                       |     |
| 5-8   | Status/Control ordered sequence                                             |     |
| 5-9   | Skip ordered sequence                                                       | 187 |
| 5-10  | Polynomials and Seeds for Multi-lane Training Sequence                      | 198 |
| 5-11  | Codeword Corruption Caused by Bit Errors                                    |     |
| 5-12  | Transmit width port command                                                 |     |
| 5-13  | Transmit width port command status                                          |     |
| 5-14  | Structurally Asymmetric Link Tx/Rx Width Behaviors                          | 213 |
| 5-15  | Reset value for variable from Status/Control control codewords              |     |
| 5-16  | Effects of lane_sync or codeword_lock de-assertion                          |     |
| 6-1   | Additional VC Combinations                                                  |     |
| 6-2   | Control Symbol Support for TSG Master and Slave Devices                     | 283 |
| 6-3   | Sequence and Format of Control Symbol 24 Timestamp Control Symbols          | 284 |
| 6-4   | Sequence and Format of Control Symbol 48 Timestamp Control Symbols          |     |
| 6-5   | Sequence and Format of Control Symbol 64 Timestamp Control Symbols          |     |
| 6-6   | VC0 Transaction Request Flow to Priority Mapping, No VC or CRF              | 295 |
| 6-7   | VC0 Transaction Request Flow to Priority and Critical Request Flow Mapping, |     |
| No VC | Bit Priority Support295                                                     |     |
| 6-8   | VC0 Transaction Request Flow to Prio and VC, no CRF Support                 | 296 |
| 6-9   | VC0 Transaction Request Flow to VC, Priority and CRF                        | 296 |
| 6-10  | Flow IDs for VCs                                                            | 298 |
| 7-1   | LP-Serial Register Map                                                      | 328 |
| 7-2   | Configuration Space Reserved Access Behavior                                | 328 |
| 7-3   | Bit Settings for Processing Element Features CAR                            |     |
| 7-4   | LP-Serial Register Map - I                                                  | 333 |
| 7-5   | LP-Serial Register Map - II                                                 | 335 |
| 7-6   | Bit Settings for LP-Serial Register Block Header                            |     |
| 7-7   | Bit Settings for Port Link Timeout Control CSR                              |     |
| 7-8   | Bit Settings for Port Response Timeout Control CSR                          | 340 |
| 7-9   | Bit Settings for Port General Control CSR, Generic Endpoint Devices         | 341 |
| 7-10  | Bit Settings for General Port Control CSR, Generic Endpoint Free Device     |     |
| 7-11  | Bit Settings for Port n Link Maintenance Request CSRs                       | 342 |
| 7-12  | Bit Settings for Port n Link Maintenance Response CSRs                      | 343 |
| 7-13  | Bit Settings for Port n Local ackID Status CSRs                             |     |
| 7-14  | Bit Settings for Port n Initialization Status CSRs                          |     |
| 7-15  | Bit Settings for Port n Control 2 CSRs                                      |     |
| 7-16  | Bit Settings for Port n Error and Status CSRs                               |     |
| 7-17  | Bit Settings for Port n Control CSRs                                        | 352 |

| 7-18 | Bit Settings for Port n Outbound ackID Status CSRs                   | 356 |
|------|----------------------------------------------------------------------|-----|
| 7-19 | Bit Settings for Port n Inbound ackID CSRs                           |     |
| 7-20 | Bit Settings for Port n Power Management CSRs                        |     |
| 7-21 | Bit Settings for Port n Latency Optimization CSRs                    |     |
| 7-22 | Bit Settings for Port n Link Timers Control CSRs                     |     |
| 7-23 | Bit Settings for Port n Link Timers Control 2 CSRs                   |     |
| 7-24 | Bit Settings for Port n Link Timers Control 3 CSRs                   |     |
| 7-25 | LP-Serial Lane Register Map                                          |     |
| 7-26 | Bit Settings for LP-Serial Register Block Header                     | 368 |
| 7-27 | Bit Settings for Lane n Status 0 CSRs                                |     |
| 7-28 | Bit Settings for Lane n Status 1 CSRs                                | 371 |
| 7-29 | Bit Settings for Lane n Status 2 CSRs                                | 375 |
| 7-30 | Bit Settings for Lane n Status 3 CSRs                                |     |
| 7-31 | Virtual Channel Registers                                            | 380 |
| 7-32 | Bit Settings for VC Register Block Header                            | 381 |
| 7-33 | Port n VC Control and Status Registers                               |     |
| 7-34 | Port n VC0 BW Allocation CSRs                                        | 384 |
| 7-35 | BW Allocation Register Bit Values                                    | 385 |
| 7-36 | Port n VCx BW Allocation CSRs                                        | 386 |
| 7-37 | Timestamp Generation Extension Block                                 | 387 |
| 7-38 | Bit Settings for Timestamp Generation Extension Block Header         | 389 |
| 7-39 | Bit Settings for Timestamp CAR                                       | 390 |
| 7-40 | Bit Settings for Timestamp Generator Status CSR                      | 391 |
| 7-41 | Bit Settings for MECS Tick Interval CSR                              | 392 |
| 7-42 | Bit Settings for MECS Next Timestamp MSW CSR                         | 393 |
| 7-43 | Bit Settings for MECS Next Timestamp LSW CSR                         | 394 |
| 7-44 | Bit Settings for Timestamp Generator MSW CSR                         | 395 |
| 7-45 | Bit Settings for Timestamp Generator LSW CSR                         | 395 |
| 7-46 | Bit Settings for Port n Timestamp 0 MSW CSRs                         | 396 |
| 7-47 | Bit Settings for Port n Timestamp 0 LSW CSRs                         | 396 |
| 7-48 | Bit Settings for Port n Timestamp 1 MSW CSRs                         | 397 |
| 7-49 | Bit Settings for Port n Timestamp 0 LSW CSRs                         |     |
| 7-50 | Bit Settings for Port n Timestamp Generator Synchronization CSRs     | 398 |
| 7-51 | Bit Settings for Port n Auto Update Counter CSRs                     | 400 |
| 7-52 | Bit Settings for Port n Timestamp Synchronization Command CSRs       | 401 |
| 7-53 | Bit Settings for Port n Timestamp Synchronization Status CSRs        | 402 |
| 7-54 | Bit Settings for Port n Timestamp Offset CSRs                        | 403 |
| 7-55 | Miscellaneous Physical Layer Extension Block                         | 404 |
| 7-56 | Bit Settings for Miscellaneous Physical Layer Extension Block Header | 405 |
| 7-57 | Bit Settings for Miscellaneous Physical Layer CAR                    | 406 |
| 7-58 | Bit Settings for Port n Reinit Control CSR                           | 407 |
| 7-59 | Bit Settings for Port n SAL Control and Status CSR                   |     |
| 7-60 | Bit Settings for Port n SMECS Control CSR                            | 409 |
| 7-61 | Bit Settings for Port n PRBS Control CSR                             | 410 |
| 7-62 | Bit Settings for Port n PRBS Lane Control CSR                        |     |
| 7-63 | Bit Settings for Port n PRBS Status 0 CSR                            | 413 |

| 7-64  | Bit Settings for Port n PRBS Status 1 CSR                          | 416 |
|-------|--------------------------------------------------------------------|-----|
| 7-65  | Bit Settings for Port n PRBS Locked Time CSR                       | 419 |
| 7-66  | Bit Settings for Port n PRBS Seed CSR                              |     |
| 8-1   | LP-Serial Signal Description                                       | 421 |
| 9-1   | Abbreviations                                                      | 425 |
| 9-2   | General Definitions                                                | 427 |
| 9-3   | Jitter and Wander Definitions                                      | 428 |
| 9-4   | Transmitter Output Jitter Specification                            | 433 |
| 9-5   | Transmitter Eye Mask Cross Reference                               | 434 |
| 9-6   | Level I Receiver Jitter Specification                              |     |
| 9-7   | Receiver Eye Mask Cross Reference                                  | 436 |
| 9-8   | Level II Receiver Jitter Specification                             | 437 |
| 9-9   | Definition of Load Types                                           | 442 |
| 10-1  | Level I SR Transmitter AC Timing Specifications                    | 467 |
| 10-2  | Level I SR Transmitter Output Jitter Specifications                | 468 |
| 10-3  | Level I SR Transmitter Return Loss Parameters                      | 469 |
| 10-4  | Level I SR Near-End (Tx) Template Intervals                        | 470 |
| 10-5  | Level I LR Transmitter AC Timing Specifications                    | 470 |
| 10-6  | Level I LR Transmitter Output Jitter Specifications                | 471 |
| 10-7  | Level I LR Transmitter Return Loss Parameters                      | 472 |
| 10-8  | Level I LR Near-End (Tx) Template Intervals                        | 473 |
| 10-9  | Level I Receiver Electrical Input Specifications                   | 473 |
| 10-10 | Level I Receiver Input Jitter Tolerance Specifications             | 474 |
| 10-11 | Level I Input Return Loss Parameters                               | 475 |
| 10-12 | Level I Single Frequency Sinusoidal Jitter Limits Knee Frequencies | 476 |
| 10-13 | Level I Far-End (Rx) Template Intervals                            | 477 |
| 11-1  | Reference Models                                                   | 483 |
| 11-2  | Level II SR Transmitter Output Electrical Specifications           | 488 |
| 11-3  | Level II SR Transmitter Output Jitter Specifications               | 489 |
| 11-4  | Level II SR Transmitter Return Loss Parameters                     | 490 |
| 11-5  | Level II SR Near-End (Tx) Template Intervals                       | 491 |
| 11-6  | Level II SR Receiver Electrical Input Specifications               | 491 |
| 11-7  | Level II SR Receiver Input Jitter Tolerance Specifications         | 492 |
| 11-8  | Level II SR Input Return Loss Parameters                           | 494 |
| 11-9  | Level II SR Far-End (Rx) Template Intervals                        | 495 |
| 11-10 | Level II SR Informative Loss, Skew and Jitter Budget               | 495 |
| 11-11 | Level II SR High Frequency Jitter Budget                           | 495 |
| 11-12 | Level II LR Receiver Equalization Output Eye Mask                  | 499 |
| 11-13 | Level II LR Transmitter Output Electrical Specifications           | 502 |
| 11-14 | Level II LR Transmitter Output Jitter Specifications               | 502 |
| 11-15 | Level II LR Transmitter Return Loss Parameters                     |     |
| 11-16 | Level II LR Near-End Template Intervals                            |     |
| 11-17 | Level II LR Receiver Electrical Input Specifications               |     |
| 11-18 | Level II LR Input Return Loss Parameters                           |     |
| 11-19 | Level II LR Informative Loss, Skew and Jitter Budget               | 507 |
| 11-20 | Level II LR High Frequency Jitter Budget                           | 507 |

| 11-21       | Level II LR Receiver Equalization Output Eye Mask         | 511 |
|-------------|-----------------------------------------------------------|-----|
| 11-22       | Level II MR Transmitter Output Electrical Specifications  | 513 |
| 11-23       | Level II MR Transmitter Output Jitter Specifications      | 513 |
| 11-24       | Level II MR Transmitter Return Loss Parameters            | 514 |
| 11-25       | Level II MR Near-End Template Intervals                   | 515 |
| 11-26       | Level II MR Receiver Electrical Input Specifications      | 516 |
| 11-27       | Level II MR Input Return Loss Parameters                  | 517 |
| 11-28       | Level II MR Informative Loss, Skew and Jitter Budget      | 518 |
| 11-29       | Level II MR High Frequency Jitter Budget                  | 518 |
| <b>A-</b> 1 | Curve fit Coefficients                                    | 550 |
| C-1         | Input Port Retry Recovery State Machine Transition Table  | 558 |
| C-2         | Output Port Retry Recovery State Machine Transition Table | 560 |
| C-3         | Input Port Error Recovery State Machine Transition Table  | 562 |
| C-4         | Output Port Error Recovery State Machine Transition Table | 563 |
| D-1         | Packet Transmission Delay Components                      | 569 |
| D-2         | Packet Acknowledgment Delay Components                    | 570 |
| D-3         | Packet Delays                                             | 570 |
| D-4         | Maximum Transmission Distances                            | 571 |
| D-5         | IDLE3 Packet Transmission Delay Components                | 574 |
| D-6         | IDLE3 Packet Acknowledgment Delay Components              | 574 |
| D-7         | IDLE3 Packet Delays                                       | 575 |
| D-8         | IDLE3 Maximum Transmission Distances                      | 576 |
|             |                                                           |     |

## **Chapter 1 Overview**

#### 1.1 Introduction

The RapidIO Part 6: LP-Serial Physical Layer Specification addresses the Physical Layer requirements for devices utilizing an electrical serial connection medium. This specification defines a full duplex Serial Physical Layer interface (link) between devices. The links are comprised of one or more lanes, each lane being a pair of unidirectional serial signaling paths with one path in each direction. Further, it allows ganging of up to sixteen serial lanes for applications requiring higher link performance. It also defines a protocol for link management and packet transport over a link.

RapidIO systems are comprised of end point processing elements and switch processing elements. The RapidIO interconnect architecture is partitioned into a layered hierarchy of specifications which includes the Logical, Common Transport, and Physical Layers. The Logical Layer specifications define the operations and associated transactions by which end point processing elements communicate with each other. The Common Transport Layer defines how transactions are routed from one end point processing element to another through switch processing elements. The Physical Layer defines how adjacent processing elements electrically connect to each other. RapidIO packets are formed through the combination of bit fields defined in the Logical, Common Transport, and Physical Layer specifications.

The RapidIO LP-Serial specification defines a protocol for packet delivery between serial RapidIO devices including packet and control symbol transmission, flow control, error management, and other device to device functions. A particular device may not implement all of the mode selectable features found in this document. See the appropriate user's manual or implementation specification for specific implementation details of a device.

With the introduction of the 10.3125, 12.5 and 25.78125 Gbaud speeds and higher it becomes of interest to limit the coding overhead to increase the efficiency, because of this a new encoding scheme (64b/67b) is being introduction in Rev. 3.0.

The LP-Serial Physical Layer Specification has the following properties:

- Embeds the transmission clock with data using an 8b/10b or 64b/67b encoding scheme.
- Supports links with from one lane, up to sixteen ganged lanes where each lane is a pair of unidirectional serial paths with one path in each direction.

- Employs retry and error recovery protocols for link level reliability.
- Supports transmission rates of 1.25, 2.5, 3.125, 5, 6.25, 10.3125, 12.5 and 25.78125 Gbaud (data rates of 1, 2, 2.5, 4, 5, 9.85, 11.94 and 24.63 Gbps) per lane.
- Supports division of the Physical Layer bandwidth into up to 9 virtual channels with independent flow control.
- Supports Time Synchronization across RapidIO links with several different levels of accuracy.

This specification first defines the individual elements that make up the link protocol such as packets, control symbols, and the serial bit encoding scheme. This is followed by a description of the link protocol. Finally, the control and status registers, signal descriptions, and electrical specifications are specified.

The virtual channel features are optional. This specification defines a single virtual channel mode of operation that is fully compatible with previous RapidIO specifications.

#### 1.2 Contents

Following are the contents of the RapidIO Part 6: LP-Serial Physical Layer Specification:

- Chapter 1, "Overview", (this chapter) provides an overview of the specification
- Chapter 2, "Packets", defines how a RapidIO LP-Serial packet is formed by prefixing a 10-bit Physical Layer header to the combined RapidIO Transport and Logical Layer bit fields followed by an appended 16-bit CRC field.
- Chapter 3, "Control Symbols", defines the format of three control symbols (Control Symbol 24, Control Symbol 48, and Control Symbol 64) used for packet acknowledgment, link utility functions, link maintenance, packet delineation and to convey flow control information. They may be transmitted between packets and some may be embedded within a packet.
- Chapter 4, "8b/10b PCS and PMA Layers", describes the Physical Coding Sublayer (PCS) functionality as well as the Physical Media Attachment (PMA) functionality for use with Baud Rate class 1 and 2 devices. The PCS functionality includes 8b/10b encoding scheme for embedding clock with data. It also gives transmission rules for the 1x-Nx interfaces and defines the link initialization sequence for clock synchronization. Among other things, the PMA function is responsible for serializing and de-serializing the 10-bit code-groups to and from the serial bitstream(s).
- Chapter 5, "64b/67b PCS and PMA Layers", describes the Physical Coding Sublayer (PCS) functionality as well as the Physical Media Attachment (PMA) functionality for use with Baud Rate class 3 devices. The PCS functionality includes 64b/67b encoding scheme for embedding clock with

- data. It also gives transmission rules for the 1x-Nx interfaces and defines the link initialization sequence for clock synchronization. Among other things, the PMA function is responsible for serializing and de-serializing the 67-bit codewords to and from the serial bitstream(s).
- Chapter 6, "LP-Serial Protocol", describes in detail how packets, control symbols, and the PCS/PMA Layers are used to implement the Physical Layer protocol. This includes topics such as link initialization, link maintenance, error detection and recovery, flow control, bandwidth division, and transaction delivery ordering.
- Chapter 7, "LP-Serial Registers", describes the Physical Layer control and status register set. By accessing these registers a processing element may query the capabilities and status and configure another LP-Serial RapidIO processing element.
- Chapter 8, "Signal Descriptions", contains the signal pin descriptions for a RapidIO LP-Serial port and shows connectivity between processing elements.
- Chapter 9, "Common Electrical Specifications for less than 6.5 Gbaud LP-Serial Links", Chapter 10, "1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud LP-Serial Links", Chapter 11, "5 Gbaud and 6.25 Gbaud LP-Serial Links", Chapter 12, "Electrical Specification for 10.3125 and 12.5 Gbaud LP-Serial Links" and Chapter 13, "Electrical Specification for 25 Gbaud LP-Serial Links" describe the electrical specifications for a RapidIO LP-Serial device.
- Annex A, "Transmission Line Theory and Channel Information (Informative)", contains a discussion to aid in applying the AC specifications to a system design.
- Annex B, "BER Adjustment Methodology (Informative)", provides recommendations for measuring link error rates.
- Annex C, "Interface Management (Informative)", contains information pertinent to interface management in a RapidIO system, including error recovery, link initialization, and packet retry state machines.
- Annex D, "Critical Resource Performance Limits (Informative)", contains a discussion on outstanding transactions and their relationship to transmission distance capability.
- Annex E, "Manufacturability and Testability (Informative)", recommends implementing to IEEE standard 1149.6 for improved manufacturing and manufacturing test.
- Annex F, "Multiple Port Configuration Example (Informative)", describes an example of a port configuration scenario.
- Annex F, "Multiple Port Configuration Example (Informative)", describes an example of a port configuration scenario.

• Annex G, "MECS Time Synchronization (Informative)", describes operational and implementation considerations for MECS/SMECS Time Synchronization.

#### 1.3 Terminology

The following terms are used throughout this document:

- To easily relate features to the lane speed the following Baud Rate Classes are defined:
- Baud Rate Class 1 is used for lanes running at 1.25 Gbaud, 2.5 Gbaud, 3.125 Gbaud or 5 Gbaud.
- Baud Rate Class 2 is used for lanes running at 6.25 Gbaud.
- Baud Rate Class 3 is used for lanes running at 10.3125, 12.5 and 25.78125 Gbaud.
- Control Symbol types are based on the IDLE sequences being used. The following Control Symbol types are defined:
- Control Symbol 24 is used when running IDLE1 and was first defined in the 1.x specifications.
- Control Symbol 48 is used when running IDLE2 and was first defined in the 2.x specifications. It was created to increase the error protection needed with the introduction of DFE in the receiver and to carry the additional ackIDs needed to support same distance as previously with full bandwidth at 6.25G link speeds.
- Control Symbol 64 is used when running IDLE3 links. It was defined for Baud Rate Class 3 links to support inclusion in 64b/67b encoded links. Control Symbol 64 further enhance the error protection, widens the ackID space and provides additional functionality for certain control symbol encodings as detailed in Chapter 3.

The relationship between Baud Rate Class and IDLE/Control Symbol types is shown in Table 1-1.

Table 1-1. Baud Rate Class support per IDLE/Control Symbol type

|                   | IDLE1 / Control Symbol 24 | IDLE2 / Control Symbol 48 | IDLE3 / Control Symbol 64 |
|-------------------|---------------------------|---------------------------|---------------------------|
| Baud Rate Class 1 | Supported                 | Supported                 | Supported                 |
| Baud Rate Class 2 |                           | Supported                 | Supported                 |
| Baud Rate Class 3 |                           |                           | Supported                 |

For other terminology refer to the Glossary at the back of this document.

#### 1.4 Conventions

Concatenation, used to indicate that two fields are physically 

associated as consecutive bits.

Names of active high signals are shown in uppercase text with ACTIVE\_HIGH

no overbar. Active-high signals are asserted when high and

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

not asserted when low.

ACTIVE\_LOW Names of active low signals are shown in uppercase text with

an overbar. Active low signals are asserted when low and not

asserted when high.

italics Book titles in text are set in italics.

REG[FIELD] Abbreviations or acronyms for registers are shown in

uppercase text. Specific bits, fields, or ranges appear in

brackets.

TRANSACTION Transaction types are expressed in all caps.

operation Device operation types are expressed in plain text.

*n* A decimal value.

[n-m] Used to express a numerical range from n to m.

0bnn A binary value, the number of bits is determined by the

number of digits.

0xnn A hexadecimal value, the number of bits is determined by the

number of digits or from the surrounding context; for

example, 0xnn may be a 5, 6, 7, or 8 bit value.

This value is a don't care.

RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

# **Chapter 2 Packets**

#### 2.1 Introduction

This chapter specifies the LP-Serial end to end packet format and the fields that are added by LP-Serial Physical Layer. These packets are fed into and received from the PCS function explained in Chapter 4, "8b/10b PCS and PMA Layers" and Chapter 5, "64b/67b PCS and PMA Layers".

#### 2.2 Packet Field Definitions

This section specifies the bit fields added to a packet by the LP-Serial Physical Layer. These fields are required to implement the flow control, error management, and other specified system functions of the LP-Serial Physical Layer Specification. The fields are specified in Table 2-1.

**Table 2-1. Packet Field Definitions** 

| Field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ackID | The acknowledgement identifier (ackID) is the packet identifier for link-level packet acknowledgment (for more information, see Section 6.6.2, "Acknowledgment Identifier"). The length of the ackID value depends on the length of the control symbol being used on the link (for more information on the various control symbol formats, see Section Chapter 3, "Control Symbols"). When the control symbol 24 is being used, the ackID value shall be 5 bits long and shall be left justified in the ackID field (ackID[0-4]) with the right-most bit of the field (ackID[5]) set to 0b0. When the control symbol 48 is being used, the ackID value shall be 6 bits long which fills the ackID field. When the control symbol 64 is being used, the complete ackID value shall be 12 bits long with the least significant 6 bits carried in the ackID field of the packet, and the most significant 6 bits carried in the start-of-packet control symbol.  The portion of the ackID value sent in a packet is reserved for implementation specific purposes when the link in operating in Error Free Mode. For more information, refer to Section 6.14, "Error Detection and Recovery for Error Free Mode Link Operation". |
| VC    | When any of the Virtual Channels 1 through 8 are enabled (see 7.8, "Virtual Channel Extended Features Block""), the VC bit shall specify the usage of the PRIO and CRF fields. When VC = 0, the PRIO and CRF fields contain the priority bits for a virtual channel 0 packet. When VC = 1 the PRIO and CRF fields contain the Virtual Channel ID for a VC 1-8 packet. See Table 2-2.  When all Virtual Channels 1 through 8 are disabled, the VC bit may act as the most significant priority bit as described in Table 2-2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| prio  | Depending on the value of the VC field and whether any of the Virtual Channels 1 through 8 are enabled, PRIO specifies packet priority or contains the most significant bits of the Virtual Channel ID (VCID). See Table 2-2. See Section 6.6.3, "Packet Priority and Transaction Request Flows" for an explanation of prioritizing packets. See Section 6.4, "Virtual Channels" for an explanation of virtual channels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

**Table 2-1. Packet Field Definitions** 

| Field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CRF   | Depending on the value of the VC field and whether any of the Virtual Channels 1 through 8 are enabled, CRF differentiates between virtual channel 0 flows of equal priority or contains the least significant bit of the Virtual Channel ID. If VC=0 and Critical Request Flow is not supported, this bit is reserved. See Table 2-2. See Section 6.6.3, "Packet Priority and Transaction Request Flows" for an explanation of prioritizing packets. See Section 6.4, "Virtual Channels" for an explanation of virtual channels. |
| CRC   | Cyclic Redundancy Code used to detect transmission errors in the packet. See Section 2.4.1, "Packet CRC Operation" for details on the CRC error detection scheme.                                                                                                                                                                                                                                                                                                                                                                 |

Table 2-2 describes the use of the VC, prio, and CRF fields.

Table 2-2. Use of VC, PRIO and CRF Fields

| VC               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single VC mode:  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VC = 0           | when CRF is RSVD = 0, PRIO sets packet priority as follows: 00 - lowest priority 01 - medium priority 10 - high priority 11 - highest priority                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VC = 0           | when CRF is supported, PRIO  CRF sets packet priority:  00 0 - lowest priority  00 1 - critical flow lowest priority  01 0 - medium priority  01 1 - critical flow medium priority  10 0 - high priority  10 1 - critical flow high priority  11 0 - highest priority  11 1 - critical flow high priority                                                                                                                                                                                                                                                                                                  |
| VC = 1           | when CRF is RSVD = 0, VC and PRIO sets packet priority as follows: 0 00 - lowest priority 0 01 - medium lower priority 0 10 - high lower priority 0 11 - highest lower priority 1 00 - lowest VC priority 1 01 - medium VC priority 1 10 - high VC priority 1 11 - highest VC priority                                                                                                                                                                                                                                                                                                                     |
| VC = 1           | when CRF is supported, VC  PRIO  CRF sets packet priority: 0 00 0 - lowest priority 0 00 1 - critical flow lowest priority 0 01 0 - medium priority 0 10 1 - critical flow medium priority 0 10 0 - high priority 0 10 1 - critical flow high priority 0 11 0 - highest priority 0 11 1 - critical flow high priority 1 00 0 - lowest VC priority 1 00 1 - critical flow lowest VC priority 1 01 0 - medium VC priority 1 01 1 - critical flow medium VC priority 1 10 1 - critical flow medium VC priority 1 10 0 - high VC priority 1 10 1 - critical flow high VC priority 1 11 0 - highest VC priority |
| Multiple VC Mode | e:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 2-2. Use of VC, PRIO and CRF Fields

| VC              | Description                                                   |
|-----------------|---------------------------------------------------------------|
|                 | VC  PRIO  CRF Channel                                         |
| VC = 0          | 0 XX X - VC0 (PRIO, CRF = Priority, same as single VC mode) * |
| IIG 1           | 1 00 0 MGI (PPIO GPF, MGIP)                                   |
| VC = 1          | 1 00 0 - VC1 (PRIO, CRF = VCID)                               |
|                 | 1 00 1 - VC2                                                  |
|                 | 1010 - VC3                                                    |
|                 | 1011-VC4                                                      |
|                 | 1 10 0 - VC5                                                  |
|                 | 1 10 1 - VC6                                                  |
|                 | 1 11 0 - VC7<br>1 11 1 - VC8                                  |
|                 | 1111-468                                                      |
|                 | * Note: VC0 is the backwards-compatibility channel            |
| When Fewer than | 8 VCs are supported (in addition to VC0)                      |
|                 | VC  PRIO  CRF Channel                                         |
| VC = 1          | 1 00 X - VC1 (VC0 + 4 VCs)                                    |
|                 | 1 01 X - VC3                                                  |
|                 | 1 10 X - VC5                                                  |
|                 | 1 11 X - VC7                                                  |
|                 |                                                               |
|                 | 1 0X X - VC1 (VC0 + 2VCs)                                     |
|                 | 1 1X X - VC5                                                  |
|                 | 1 XX X - VC1 (VC0 + 1VC)                                      |

#### 2.3 Packet Format

This section specifies the format of LP-Serial Physical Layer packets. Figure 2-1 shows the format of the LP-Serial Physical Layer packet and how the Physical Layer ackID, VC, CRF, and prio fields are prefixed at the beginning of the packet and a 16-bit CRC field is appended to the end of the packet. An additional CRC may be included within the packet (see Section 2.4.1, "Packet CRC Operation", below).



Figure 2-1. Packet Format

The unshaded fields are the fields added by the Physical Layer. The shaded field is the combined Logical and Transport Layer bits and fields that are passed to the Physical Layer (also including the possible early CRC as described in Section 2.4.1).

LP-Serial Physical Layer packets shall have a length that is an integer multiple of 32 bits. This sizing simplifies the design of port logic whose internal data paths are an integer multiple of 32 bits in width. Packets, as defined in the appropriate Logical and Transport Layer Specifications, have a length that is an integer multiple of 16 bits. This is illustrated in Figure 2-2. If the length of a packet defined by the above combination of Specifications is an odd multiple of 16 bits, a 16-bit pad whose value is 0 (0x0000) shall be appended at the end of the packet such that the resulting padded packet is an integer multiple of 32 bits in length.



Figure 2-2. Packet Alignment

## 2.4 Packet Protection

A 16-bit CRC code is added to each packet by the LP-Serial Physical Layer to provide error detection. The code covers the entire packet except for the ackID field, which is considered to be zero for the CRC calculations. Figure 2-3 shows the CRC coverage for the first 16 bits of the packet which contain both the bits covered and not covered by the code.

This structure allows the ackID value to be changed on a link-by-link basis as the packet is transported across the fabric without requiring that the CRC be recomputed for each link. Since ackID values on each link are assigned sequentially for each subsequent transmitted packet, an error in the ackID field is easily detected.



Figure 2-3. Error Coverage of First 16 Bits of Packet Header

### 2.4.1 Packet CRC Operation

The CRC is appended to a packet in one of two ways. For a packet whose length, exclusive of CRC, is 80 bytes or less, a single CRC is appended at the end of the logical fields. For packets whose length, exclusive of CRC, is greater than 80 bytes, a CRC is added after the first 80 bytes and a second CRC is appended at the end of the Logical Layer fields.

The second CRC value is a continuation of the first. The first CRC is included in the running calculation, meaning that the running CRC value is not re-initialized after it is inserted after the first 80 bytes of the packet. This allows intervening devices to regard the embedded CRC value as two bytes of packet payload for CRC checking purposes. If the CRC appended to the end of the Logical Layer fields does not cause the end of the resulting packet to align to a 32-bit boundary, a two byte pad of all logic 0s is postpended to the packet. The pad of logic 0s allows the CRC check to always be done at the 32-bit boundary. A corrupt pad may or may not cause a CRC error to be detected, depending upon the implementation.

The early CRC value can be used by the receiving processing element to validate the header of a large packet and start processing the data before the entire packet has been received, freeing up resources earlier and reducing transaction completion latency.

#### **NOTE:**

While the embedded CRC value can be used by a processing element to start processing the data within a packet before receiving the entire packet, it is possible that upon reception of the end of the packet the final CRC value for the packet is incorrect. This would result in a processing element that has processed data that may have been corrupted. Outside of the error recovery mechanism described in Section 6.13.2, "Link Behavior Under Error", the *RapidIO Interconnect Specification* does not address the occurrence of such situations nor does it suggest a means by which a processing element would handle such situations. Instead, the mechanism for handling this situation is left to be addressed by the device manufacturers for devices that implement the functionality of early processing of packet data.

Figure 2-4 is an example of an unpadded packet of length less than or equal to 80 bytes.

| First half-word | Remainder of packet      | CRC              |
|-----------------|--------------------------|------------------|
| <b>1</b> 6      | Even multiple of 16-bits | 16               |
| start of packet | •                        | 32-bit boundary— |

Figure 2-4. Unpadded Packet of Length 80 Bytes or Less

Figure 2-5 is an example of a padded packet of length less than or equal to 80 bytes.



Figure 2-5. Padded Packet of Length 80 Bytes or Less

Figure 2-6 is an example of an unpadded packet of length greater than 80 bytes.



Figure 2-6. Unpadded Packet of Length Greater than 80 Bytes

Figure 2-7 is an example of a padded packet of length greater than 80 bytes.



Figure 2-7. Padded Packet of Length Greater than 80 Bytes

#### 2.4.2 CRC-16 Code

The ITU polynomial  $x^{16}+x^{12}+x^5+1$  shall be used to generate the 16-bit CRC for packets. The value of the CRC shall be initialized to 0xFFFF (all logic 1s) at the beginning of each packet. For the CRC calculation, the uncovered six bits are treated as logic 0s. As an example, a 16-bit wide parallel calculation is described in the equations in Table 2-3. Equivalent implementations of other widths can be employed.

e e e e  $\mathbf{e}$ e e e e e e **Check Bit** 0 0 0 0 0 0 0 0 0 0 1 1 1 1 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 C00 X X X C01 X X X C02 x x X X C03  $\mathbf{x} \mid \mathbf{x}$ C04 X X X C05 X X X X  $\mathbf{x} \mid \mathbf{x}$ C06 x x C07 X X x x C08 X X X x x C09 X X X X X X C10 X X x x X X X C11 X X X C12 X X X

**Table 2-3. Parallel CRC-16 Equations** 

**Table 2-3. Parallel CRC-16 Equations (Continued)** 

| Check Bit | e<br>0<br>0 | e<br>0<br>1 | e<br>0<br>2 | e<br>0<br>3 | e<br>0<br>4 | e<br>0<br>5 | e<br>0<br>6 | e<br>0<br>7 | e<br>0<br>8 | e<br>0<br>9 | e<br>1<br>0 | e<br>1<br>1 | e<br>1<br>2 | e<br>1<br>3 | e<br>1<br>4 | e<br>1<br>5 |
|-----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| C13       |             | X           | X           |             |             | X           |             |             |             | X           |             |             |             | X           |             |             |
| C14       |             |             | X           | X           |             |             | Х           |             |             |             | X           |             |             |             | X           |             |
| C15       |             |             |             | X           | X           |             |             | X           |             |             |             | X           |             |             |             | X           |

where:

C00–C15 contents of the new check symbol

e00–e15 contents of the intermediate value symbol

e00 = d00 XOR c00

e01 = d01 XOR c01

through

e15 = d15 XOR c15

d00–d15 contents of the next 16 bits of the packet

c00–c15 contents of the previous check symbol

assuming the pipeline described in Figure 2-8



Figure 2-8. CRC Generation Pipeline

#### 2.5 Maximum Packet Size

The RapidIO Specification does not contain an overall specification for the maximum size of a packet that a Logical Layer may pass to the Transport Layer or the Transport Layer may pass to a Physical Layer. Maximum sizes can only be determined by examining the format of each packet type at the Logical Layer and the operation of the Transport and Physical Layers.

The longest packets are those containing an operand address within the destination device, an operand size and a maximum length payload (256 bytes). Currently the largest packet format is the type 5 (write class) format, defined in the I/O Logical specification. The sizes of the components of the maximum packet are shown in more detail in Table 2-4.

Size **Field** Layer **Notes** (bytes) 2 Header Logical, See Figure 2-2 Transport, Physical Source ID 4 Transport Dev32 Destination ID 4 Transport Dev32 AMBA Fields 6 Logical Type 3 (Part 13 AMBA) 8 Memory Address Logical Type 3 (Part 13 AMBA); includes Extended address, Address, Wdptr, and Xambs Payload 256 Logical Maximum data payload CRC 4 Physical Two CRC-16 since packet is greater than 80 bytes Total 284

**Table 2-4. Maximum Packet Size** 

The maximum transmitted packet size permitted by the LP-Serial specification shall be 284 bytes. This includes all packet Logical, Transport, and Physical Layer header information, data payload, and required end-to-end CRC bytes. This does not include packet delimiting control symbols or other necessary Physical Layer control information such as the IDLE3 link CRC-32.

# **Chapter 3 Control Symbols**

#### 3.1 Introduction

This chapter specifies RapidIO LP-Serial Physical Layer control symbols. Control symbols are the message elements used by ports connected by a LP-Serial link to manage all aspects of LP-Serial link operation. They are used for link maintenance, packet delimiting, packet acknowledgment, error reporting, and error recovery.

Three control symbols are defined. The first one is 24 bits long and is referred to as the Control Symbol 24, in previous revisions this was referred to as the "short" control symbol. The second one is 48 bits long and is referred to as the Control Symbol 48, in previous revisions this was referred to as the "long" control symbol. The third one is 64 bits long and is referred to as the Control Symbol 64.

The Control Symbol 24 was the first control symbol defined for LP-Serial links. It was designed for links operating at Baud Rate Class 1 and receivers that do not employ decision feedback equalization (DFE). It provides the functionality needed for the basic link protocol plus some extensions to the link protocol.

The Control Symbol 48 is an extension of the Control Symbol 24. It was designed for links operating at Baud Rate Class 2 and receivers employing DFE. The additional characters are required in part to provide stronger error detection for burst errors that are characteristic of receivers using DFE. The additional characters are also available to provide support for link protocol extensions beyond those supported by the Control Symbol 24.

When use of the Control Symbol 48 is supported by both ends of a LP-Serial link operating at Baud Rate Class 1, it may be used instead of the Control Symbol 24 to provide enhanced control symbol functionality. The selection between Control Symbol 24 and Control Symbol 48 usage for Baud Rate Class 1 links follows the selection of IDLE Sequence as described in Section 4.7.5, "Idle Sequence Selection". When IDLE1 is selected Control Symbol 24 shall be used and when IDLE2 is selected Control Symbol 48 shall be used. Control Symbol 48 shall be used when a LP-Serial link operates at Baud Rate Class 2.

The Control Symbol 64 is an extension of the Control Symbol 24. It was designed for links operating at Baud Rate Class 3. The additional bits are required mainly to provide stronger error detection for burst errors that are characteristic of receivers using DFE. The additional bits are also available to provide support for Baud Rate

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

Class 3 link protocol enhancements. Control Symbol 64 shall be used when a LP-Serial link operates at Baud Rate Class 3.

LP-Serial control symbols carry at least two independent functions. Each function is assigned one or more control symbol fields for its use. One of the fields assigned to a function specifies the primary function type. The other fields assigned to the function may, depending on the primary function type, further specify the function type, contain information required for the execution of the function, contain "supplemental information" that is not required for the execution of the function and whose value does not affect the behavior of the receiving port, or be unused. Fields that specify the function type or contain data required for the execution of the function are called "functional" fields. Fields that contain "supplemental information" are called "informational" fields. All fields are functional unless specified otherwise.

For forward compatibility, a control symbol function received by a port with an encoding in one or more of the fields assigned to the function that the port does not understand or support shall be handled as follows. If an encoding that the port does not understand or support occurs in a functional field, the control symbol function shall be ignored. If an encoding that the port does not understand or support occurs only in an informational field, the control symbol function shall be executed. In either case, no error shall be reported.

## 3.2 Control Symbol Field Definitions

This section describes the fields that make up the control symbols.

**Table 3-1. Control Symbol Field Definitions** 

| Field      | Definition                                                                                                                                                                                   |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| stype0     | Encoding for control symbols that use parameter0 and parameter1. The encodings are defined for Control Symbol 24 and Control Symbol 48 in Table 3-2, and for Control Symbol 64 in Table 3-3. |
| parameter0 | Used in conjunction with stype0 encodings. For the description of parameter0 encodings, see Table 3-2 and Table 3-3.                                                                         |
| parameter1 | Used in conjunction with stype0 encodings. For the description of parameter1 encodings, see Table 3-2 and Table 3-3.                                                                         |
| stype1     | Encoding for control symbols that use the cmd field. The encodings are defined for Control Symbol 24 and Control Symbol 48 in Table 3-17, and for Control Symbol 64 in Table 3-18.           |
| cmd        | Used for Control Symbol 24 and Control Symbol 48 in conjunction with the stype1 field to define the link maintenance commands. For the cmd field descriptions, see Table 3-17.               |
| reserved   | Set to logic 0s on transmission and ignored on reception                                                                                                                                     |
| alignment  | Fixed value of 0b00. These bits are discarded when the control symbol is encoded into codewords and reinserted when it is decoded from codewords.                                            |
| CRC-5      | 5-bit code used to detect transmission errors in Control Symbol 24. See Section 3.6, "Control Symbol Protection" for details on the CRC error detection scheme.                              |
| CRC-13     | 13-bit code used to detect transmission errors in Control Symbol 48. See Section 3.6, "Control Symbol Protection" for details on the CRC error detection scheme.                             |
| CRC-24     | 24-bit code used to detect transmission errors in Control Symbol 64. See Section 3.6, "Control Symbol Protection" for details on the CRC error detection scheme.                             |

## 3.3 Control Symbol Format

This section describes the general formats of the LP-Serial control symbols. All Control Symbol 24 shall have the 24 data bit format shown in Figure 3-1.



Figure 3-1. Control Symbol 24 Format

Control Symbols 24 can carry two functions, one encoded in the stype0 field and one encoded in the stype1 field. The fields parameter0 and parameter1 are used by the functions encoded in the stype0 field. The cmd field is a modifier for the functions encoded in the stype1 field.

The functions encoded in stype0 are "status" functions that convey some type of status about the port transmitting the control symbol. The functions encoded in stype1 are requests to the receiving port or transmission delimiters.

All Control Symbol 48 shall have the 48 data bit format shown in Figure 3-2.



Figure 3-2. Control Symbol 48 Format

With one exception, the stype0, parameter0, parameter1, stype1, and cmd fields in the Control Symbol 48 have exactly the same function, encoding, and size as the same named fields in the Control Symbol 24. The exception is that parameter0 and parameter1 are 5-bit fields in the Control Symbol 24 and 6-bit fields in the Control Symbol 48.

All Control Symbol 64 shall have the 64 data bit format shown in Figure 3-3.



Figure 3-3. Control Symbol 64 Format

The stype0, parameter0, parameter1, and stype1 fields in the Control Symbol 64 have a similar function as fields of the same name in the Control Symbol 48. The cmd field is not used for Control Symbol 64; the function it provided for Control Symbol 48 is folded onto the stype1 field. The alignment fields are used to bring the length of the unencoded control symbol up to 64 bits, the number of bits encoded into a 64b/67b codeword. The alignment fields are positioned to allow a Control Symbol 64 to be split across codewords.

Control symbols are defined with the ability to carry at least two functions so that a packet acknowledgment and a packet delimiter can be carried in the same control symbol. Packet acknowledgment and packet delimiter control symbols constitute the vast majority of control symbol traffic on a busy link. Carrying an acknowledgment (or status) and a packet delimiter whenever possible in a single control symbol allows a significant reduction in link overhead traffic and an increase in the link bandwidth available for packet transmission.

A control symbol carrying one function is referred to using the name of the function it carries. A control symbol carrying more than one function may be referred to using the name of any function that it carries. For example, a control symbol with stype0 set to packet-accepted and stype1 set to NOP is referred to a packet-accepted control symbol. A control symbol with stype0 set to packet-accepted and stype1 set to restart-from-retry is referred to as either a packet-accepted control symbol or a

restart-from-retry control symbol depending on which name is appropriate for the context.

## 3.4 Stype0 Control Symbols

The encoding and function of stype0, and the information carried in parameter0 and parameter1 for each stype0 encoding, shall be as specified in Table 3-2 for Control Symbol 24 and Control Symbol 48, and as specified in Table 3-3 for Control Symbol 64.

Table 3-2. Stype0 Control Symbol 24 and Control Symbol 48 Encoding

| stype0 | Function                 | Conte                  | Reference              |               |  |
|--------|--------------------------|------------------------|------------------------|---------------|--|
| stypeo | runction                 | Parameter0             | Parameter1             | Keierenee     |  |
| 0b000  | packet-accepted          | packet_ackID           | buf_status             | Section 3.4.1 |  |
| 0b001  | packet-retry             | packet_ackID           | buf_status             | Section 3.4.2 |  |
| 0b010  | packet-not-accepted      | arbitrary/ackID_status | cause                  | Section 3.4.3 |  |
| 0b011  | timestamp                | timestamp<br>Bits 0–4  | timestamp<br>Bits 5–9  | Section 3.4.4 |  |
| 0b100  | status                   | ackID_status           | buf_status             | Section 3.4.5 |  |
| 0b101  | VC_status                | VCID                   | buf_status             | Section 3.4.6 |  |
| 0b110  | link-response            | ackID_status           | port_status            | Section 3.4.7 |  |
| 0b111  | implementation-defined * | implementation-defined | implementation-defined | _             |  |

<sup>\*</sup> While implementation-defined control symbols are allowed, their use can result in inter-operability problems and is not recommended. There is no registration facility for implementation-defined control symbols. As a result, two implementations may assign different meanings to the same encoding of the Parameter0 and/or Parameter1 fields which could result in undefined and/or inconsistent behavior, data corruption, or system failure. The default state of a processing element after power-up shall disable transmission and processing of implementation specific control symbols.

Table 3-3. Stype0 Control Symbol 64 Encoding

| stype0 | Function                 | Conte                                         | Reference     |               |  |
|--------|--------------------------|-----------------------------------------------|---------------|---------------|--|
| stypeo | Function                 | Parameter0                                    | Parameter1    | Reference     |  |
| 0b0000 | packet-accepted          | packet_ackID                                  | buf_status    | Section 3.4.1 |  |
| 0b0001 | packet-retry             | packet_ackID buf_status                       |               | Section 3.4.2 |  |
| 0b0010 | packet-not-accepted      | arbitrary/ackID_status cause                  |               | Section 3.4.3 |  |
| 0b0011 | timestamp                | See Sect                                      | Section 3.4.4 |               |  |
| 0b0100 | status                   | ackID_status buf_status                       |               | Section 3.4.5 |  |
| 0b0101 | VC_status                | VCID                                          | buf_status    | Section 3.4.6 |  |
| 0b0110 | link-response            | ackID_status port_status                      |               | Section 3.4.7 |  |
| 0b0111 | implementation-defined * | implementation-defined implementation-defined |               | _             |  |

Table 3-3. Stype0 Control Symbol 64 Encoding

| atuma0 | Function         | Conte        | Reference  |               |
|--------|------------------|--------------|------------|---------------|
| stype0 |                  | Parameter0   | Parameter1 | Kelefelice    |
| 0b1000 | reserved         | _            | _          | _             |
| 0b1001 | reserved         |              |            | _             |
| 0b1010 | reserved         | _            | _          | _             |
| 0b1011 | loop-response    | device_delay | 0x000      | Section 3.4.8 |
| 0b1100 | reserved         | _            | _          | _             |
| 0b1101 | VoQ-backpressure | as defined   | in Part 12 | Part 12       |
| 0b1110 | reserved         | _            | _          | _             |
| 0b1111 | reserved         | _            | _          | _             |

\* While implementation-defined control symbols are allowed, their use can result in inter-operability problems and is not recommended. There is no registration facility for implementation-defined control symbols. As a result, two implementations may assign different meanings to the same encoding of the Parameter0 and/or Parameter1 fields that could result in undefined and/or inconsistent behavior, data corruption, or system failure.

The packet-accepted, packet-retry and packet-not-accepted control symbols are collectively referred to as "packet acknowledgment" control symbols.

"Status" is the default stype0 encoding, and is used when a control symbol does not convey another stype0 function.

Table 3-4 defines the parameters valid for stype0 control symbols and that are used for more than one value of stype0.

**Table 3-4. Stype0 Parameter Definitions** 

| Parameter    | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| packet_ackID | The ackID of the packet being acknowledged or the ackID of the packet that caused the retry condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|              | <ul> <li>The packet_ackID field is defined as follows for links operating in Error Free Mode:</li> <li>For CS24 and CS48, the packet_ackID field is reserved for implementation specific purposes.</li> <li>For CS64, the least significant 6 bits of the packet_ackID are reserved for implementation specific purposes. The most significant 6 bits of the packet_ackID field are reserved.</li> <li>For more information on Error Free Mode, refer to 6.14, "Error Detection and Recovery for Error Free Mode Link Operation".</li> </ul>                                                          |
| ackID_status | The value of the ackID field expected in the next packet the port receives. This value is 1 greater than the ackID of the last packet accepted by the port exclusive of CT mode packets accepted after the port entered an Input-stopped state. For example, a value of 0x01 (Control Symbol 24), 0x01 (Control Symbol 48) or 0x001 (Control Symbol 64) indicates that the ackID of the last packet accepted by the port exclusive of CT mode packets accepted after the port entered an Input-stopped state was 0 and that the port is expecting to receive a packet with an ackID field value of 1. |
|              | <ul> <li>The ackID_status field is defined as follows for links operating in Error Free Mode:</li> <li>For CS24 and CS48, the ackID_status field is reserved for implementation specific purposes.</li> <li>For CS64, the least significant 6 bits of the ackID_status are reserved for implementation specific purposes. The most significant 6 bits of the ackID_status field are reserved.</li> <li>For more information on Error Free Mode, refer to 6.14, "Error Detection and Recovery for Error Free Mode Link Operation".</li> </ul>                                                          |

**Table 3-4. Stype0 Parameter Definitions** 

| Parameter  | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| buf_status | The number of maximum length packet buffers the port has available for packet reception on the specified virtual channel (VC) at the time the control symbol containing the field is generated. The value of the buf_status field in a packet-accepted control symbol is inclusive of the receive buffer consumption of the packet being accepted. The field is used in transmitter controlled flow control to control the rate at which packets are transmitted to prevent loss of packets at the receiver due to a lack of packet buffers. |
|            | For Control Symbol 24: Value 0–29: The encoded value is the number of maximum sized packet buffers the port has available for reception on the specified VC. The value 0, for example, signifies that the port has no packet buffers available for the specified VC (thus is not able to accept any new packets for that VC).                                                                                                                                                                                                                |
|            | Value 30: The value 30 indicates that the port has at least 30 maximum length packet buffers available for reception on the specified VC.                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | Value 31: The port has an undefined number of maximum sized packet buffers available for packet reception, and relies on retry for flow control.                                                                                                                                                                                                                                                                                                                                                                                             |
|            | For Control Symbol 48: Value 0–61: The encoded value is the number of maximum sized packet buffers the port has available for reception on the specified VC. The value 0, for example, signifies that the port has no packet buffers available for the specified VC (thus is not able to accept any new packets for that VC).                                                                                                                                                                                                                |
|            | Value 62: The value 62 indicates that the port has at least 62 maximum length packet buffers available for reception on the specified VC.                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | Value 63: The port has an undefined number of maximum sized packet buffers available for packet reception, and relies on retry for flow control.                                                                                                                                                                                                                                                                                                                                                                                             |
|            | For Control Symbol 64: Value 0–4093: The encoded value is the number of maximum sized packet buffers the port has available for reception on the specified VC. The value 0, for example, signifies that the port has no packet buffers available for the specified VC (thus is not able to accept any new packets for that VC).                                                                                                                                                                                                              |
|            | Value 4094: The value 4094 indicates that the port has at least 4094 maximum length packet buffers available for reception on the specified VC.                                                                                                                                                                                                                                                                                                                                                                                              |
|            | Value 4095: The port has an undefined number of maximum sized packet buffers available for packet reception, and relies on retry for flow control.                                                                                                                                                                                                                                                                                                                                                                                           |
| Timestamp  | A time value, sent as a loop-response or as part of a timestamp update.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### **NOTE:**

The following sections describes various control symbols. Since control symbols can contain one or more functions, the fields that are applicable to each control symbol function is shown in the tables.

### 3.4.1 Packet-Accepted Control Symbol

The packet-accepted control symbol indicates that the port sending the control symbol has taken responsibility for sending the packet or packets to its final destination and that resources allocated to the packet or packets by the port receiving the control symbol can be released. This control symbol shall be generated only after the entire packet or packets has been received and found to be free of detectable errors. The packet-accepted control symbol field usage and values are displayed in Table 3-5.

| Format            | stype0 | Parameter0   | Parameter1 |
|-------------------|--------|--------------|------------|
| Control Symbol 24 | 0b000  | packet_ackID | buf_status |
| Control Symbol 48 | 0b000  | packet_ackID | buf_status |
| Control Symbol 64 | 0b0000 | packet_ackID | buf_status |

Table 3-5. Packet-Accepted Control Symbol field usage and values.

The buf\_status value in the control symbol is for the VC of the packet being accepted. Since the VC of the packet is not carried in the control symbol, the port receiving the control symbol must reassociate the ackID in the packet\_ackID field with the VC of the accepted packet to determine the VC to which the buf\_status applies.

### 3.4.2 Packet-Retry Control Symbol

A packet-retry control symbol indicates that the port sending the control symbol was not able to accept the packet due to some temporary resource conflict such as insufficient buffering and the packet must be retransmitted. The control symbol field usage and values are displayed in Table 3-6.

| Format            | stype0 | Parameter0   | Parameter1 |
|-------------------|--------|--------------|------------|
| Control Symbol 24 | 0b001  | packet_ackID | buf_status |
| Control Symbol 48 | 0b001  | packet_ackID | buf_status |
| Control Symbol 64 | 0b0001 | packet_ackID | buf_status |

Table 3-6. Packet-Retry Control Symbol field usage and values.

The packet-retry control symbol shall be used in single VC mode. Packet retry is replaced with error recovery when multiple VCs are active. See Section 6.9, "Flow Control", for more information.

The buf\_status shall be for VC0 since retries are only supported for single VC.

## 3.4.3 Packet-Not-Accepted Control Symbol

The packet-not-accepted control symbol indicates that the port sending the control symbol has either detected an error in the received character stream or, when

operating in multiple VC mode, has insufficient buffer resources and as a result may have rejected a packet or control symbol. The control symbol contains an "arbitrary/ackID\_status" field and a "cause" field. The control symbol field usage and values are displayed in Table 3-7.

Table 3-7. Packet-Not-Accepted Control Symbol field usage and values.

| Format            | stype0 | Parameter0             | Parameter1        |
|-------------------|--------|------------------------|-------------------|
| Control Symbol 24 | 0b010  | arbitrary/ackID_status | cause             |
| Control Symbol 48 | 0b010  | arbitrary/ackID_status | 0b0, cause        |
| Control Symbol 64 | 0b0010 | arbitrary/ackID_status | 0b000_0000, cause |

The "arbitrary/ackID\_status" field may be an arbitrary value, or may be the ackID\_Status, indicating the ackID of the next packet expected by the link partner, depending on the capabilities and configuration of the device. For more information, refer to Section 7.6.15, "Port n Latency Optimization CSRs".

The "cause" field is used to provide information about the type of error that was detected for diagnostics and debug use. The content of the cause field is informational only.

The contents of both the arbitrary/ackID\_status field and the cause field are informational only, unless bit 9 of the Port n Latency Optimization CSR register is set within both the transmitting and receiving port's configuration space. If both ports support "Error Recovery with ackID in PNA Enabled", then the contents of the Parameter0 and Parameter1 fields are functional for packet-not-accepted control symbols.

The cause field shall be encoded as specified in Table 3-8 which lists a number of common faults and their encodings. If the port issuing the control symbol is not able to specify the fault, or the fault is not one of those listed in the table, the general error encoding shall be used.

**Table 3-8. Cause Field Definition** 

| Cause             | Definition                                                                |  |  |
|-------------------|---------------------------------------------------------------------------|--|--|
| 0b00000           | Reserved                                                                  |  |  |
| 0b00001           | Received a packet with an unexpected ackID                                |  |  |
| 0b00010           | Received a control symbol with bad CRC                                    |  |  |
| 0b00011           | Non-maintenance packet reception is stopped                               |  |  |
| 0b00100           | Received a packet with bad CRC                                            |  |  |
| 0b00101           | Received an invalid character or codeword, or valid but illegal character |  |  |
| 0b00110           | Packet not accepted due to lack of resources                              |  |  |
| 0b00111           | Loss of descrambler sync                                                  |  |  |
| 0b01000 - 0b11110 | Reserved                                                                  |  |  |
| 0b11111           | General error                                                             |  |  |

### 3.4.4 Timestamp Control Symbol

Timestamp control symbols are used to set the timestamp generator value of the link partner with a high degree of accuracy, and for links operating at Baud Rate Class 1 or Baud Rate Class 2 as a response to a loop-timing request (loop-response). Timestamp control symbols contain 10 bits of a time value that is spread across the parameter0 and parameter1 fields. The control symbol field usage and values are displayed in Table 3-9. The use of timestamp control symbols is described in Section 6.5.3.5, "Time Synchronization Protocol".

**Format** Usage Parameter0 Parameter1 stype0 Control Symbol 24 0b011 Timestamp Start bit, end bit, most Least significant 5 bits of significant 3 bits of timestamp byte value timestamp byte value Loop-response Delay[0:4] Delay[5:9] Control Symbol 48 0b011 Timestamp 0b0, Start bit, end bit, most 0b0, Least significant 5 bits significant 3 bits of of timestamp byte value timestamp byte value Delay[6:11] Loop-response Delay[0:5] Control Symbol 64 0b0011 **Timestamp** See Table 6-5 See Table 6-5

Table 3-9. Timestamp Control Symbol field usage and values.

### 3.4.5 Status Control Symbol

The status control symbol indicates receive status information about the port sending the control symbol. The control symbol contains the ackID\_status and the buf\_status fields. The ackID\_status field allows the receiving port to determine if it and the sending port are in sync with respect to the next ackID value the sending port expects to receive. The ackID\_status field is informational. The buf\_status field indicates to the receiving port the number of maximum length packet buffers the sending port has available for reception on VC0 as defined in Table 3-4.

"Status" is the default stype0 encoding and is used when the control symbol does not convey another stype0 function.

The status control symbol field usage and values are displayed in Table 3-10.

**Format** stype0 Parameter0 Parameter1 Control Symbol 24 0b100 ackID\_status buf\_status Control Symbol 48 0b100 ackID\_status buf\_status Control Symbol 64 0b0100 ackID\_status buf\_status

Table 3-10. Status Control Symbol field usage and values.

### 3.4.6 VC-Status Control Symbol

The VC-status control symbol indicates to the receiving port the available buffer space that the sending port has available for packet reception on the virtual channel (VC) specified in the control symbol. The VC-status control symbol is used only for virtual channels 1 through 8 (VC1 through VC8) and may be transmitted only when the specified VC is implemented and enabled. (The status control symbol described in Section 3.4.5, "Status Control Symbol" provides this function for VC0.)

The VCID field specifies the VC to which the control symbol applies. VCID is a 3-bit field that is right justified in the Parameter0 field of the control symbol. The remaining bits of the parameter0 field are reserved, set to 0 on transmission and ignored on reception. The buf\_status field indicates to the receiving port the number of maximum length packet buffers the sending port has available for reception on the specified VC as defined in Table 3-4.

The VC-status control symbol may be transmitted at any time and should be transmitted whenever the number of maximum length packet buffers available for reception on a VC has changed and has not been otherwise communicated to the connected port.

The VC-status control symbol field usage and values are displayed in Table 3-11.

**Format** stype0 Parameter0 Parameter1 Control Symbol 24 0b101 0b00, VCID buf\_status Control Symbol 48 0b101 0b000, VCID buf status Control Symbol 64 0b0101 0b0\_0000\_0000, VCID buf\_status

Table 3-11. VC-Status Control Symbol field usage and values.

The encoding of the VCID field is specified in Table 3-12. The VCID corresponds to the VCID in the Physical Layer format as described in Chapter 2, "Packets".

**Table 3-12. VCID Definition** 

| 8 Optional VCs Active |            |  |
|-----------------------|------------|--|
| VCID                  | Definition |  |
| 0b000                 | VC1        |  |
| 0b001                 | VC2        |  |
| 0b010                 | VC3        |  |
| 0b011                 | VC4        |  |
| 0b100                 | VC5        |  |
| 0b101                 | VC6        |  |
| 0b110                 | VC7        |  |
| 0b111                 | VC8        |  |

| 4 Optional VCs Active |            |  |
|-----------------------|------------|--|
| VCID                  | Definition |  |
| 0b00x                 | VC1        |  |
| 0b01x                 | VC3        |  |
| 0b10x                 | VC5        |  |
| 0b11x                 | VC7        |  |

| 2 Optional VCs Active |     |  |
|-----------------------|-----|--|
| VCID Definition       |     |  |
| 0b0xx                 | VC1 |  |
| 0b1xx                 | VC5 |  |

| 1 Optional VC Active |     |  |
|----------------------|-----|--|
| VCID Definition      |     |  |
| 0bxxx                | VC1 |  |

Active VCs are in addition to VC0

Formats for 4, 2, and 1 active VCs are shown in the three right hand columns of the table. When using fewer than 8 VCs, bits in the VCID are ignored starting from the LSB, consistent with the bit usage in the packet format. For example, with one optional VC active, all bit patterns in the VCID are interpreted as pertaining to VC1.

### 3.4.7 Link-Response Control Symbol

The link-response control symbol is used by a port to respond to a link-request control symbol (Section 3.5.5) as described in Section 6.7, "Link Maintenance Protocol". The status reported in the port\_status field shall be the status of the port at the time the associated port-status link-request control symbol was received. The port\_status field shall be treated as "information only" when a link-response control symbol is received. For backwards compatibility with 1.x revisions of this specification, when operating with lane speeds of less than 3.5 Gbaud, the port\_status field shall only use one of the following values: 0b00010, 0b00100, 0b00101 or 0b10000 even if other values are defined in the specification. The link-response control symbol field usage and values are displayed in Table 3-13.

Table 3-13. Link-Response Control Symbol field usage and values.

| Format            | stype0 | Parameter0   | Parameter1       |
|-------------------|--------|--------------|------------------|
| Control Symbol 24 | 0b110  | ackID_status | port_status      |
| Control Symbol 48 | 0b110  | ackID_status | 0b0, port_status |
| Control Symbol 64 | 0b0110 | ackID_status | port_status      |

For Control Symbol 24 and Control Symbol 48, the encoding of the link-response control symbol port\_status field shall be as defined in Table 3-14.

Table 3-14. Port\_status Field Definitions for Control Symbol 24 and Control Symbol 48

| Port_status       | Status        | Description                                                                                                    |
|-------------------|---------------|----------------------------------------------------------------------------------------------------------------|
| 0b00000 - 0b00001 | _             | Reserved                                                                                                       |
| 0ь00010           | Error         | The port has encountered an unrecoverable error and is unable to accept packets.                               |
| 0b00011           | _             | Reserved                                                                                                       |
| 0ь00100           | Retry-stopped | The port has retried a packet and is waiting in the input retry-stopped state to be restarted.                 |
| 0ь00101           | Error-stopped | The port has encountered a transmission error and is waiting in the input error-stopped state to be restarted. |
| 0b00110 - 0b01111 | _             | Reserved                                                                                                       |
| 0b10000           | OK            | The port is accepting packets                                                                                  |
| 0b10001 - 0b11111 | _             | Reserved                                                                                                       |

The Control Symbol 64 encoding of the link-response control symbol port\_status field shall be as defined in Table 3-15.

Table 3-15. Port\_status Field Definitions for Control Symbol 64

| Port_status<br>bit number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 1–2                       | Input Port Status  0b00 - No input error condition exists  0b01 - Port n Error and Status CSR "Input retry-stopped" status bit is asserted  0b10 - Port n Error and Status CSR "Input Error-Stopped" status bit is asserted  0b11 - Implementation specific Input Port Fatal Error condition  The values are encoded in increasing order of priority. 0b00 is the lowest priority.  When multiple conditions exist simultaneously the highest priority condition shall be encoded. |  |
| 3                         | Input Port Enabled This bit shall be set if all of the following conditions are true, otherwise this bit shall be cleared: - The Port n Control CSR Input Port Enabled bit is set All implementation specific bits allow Physical Layer packet acceptance.                                                                                                                                                                                                                         |  |
| 4                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 5–6                       | Output Port Status 0b00 - No output error condition exists 0b01 - Port n Error and Status CSR "Output retry-stopped" bit is asserted 0b10 - Port n Error and Status CSR "Output Error-Stopped" status bit is asserted 0b11 - Output Port Fatal Error condition The values are encoded in increasing order of priority. 0b00 is the lowest priority. When multiple conditions exist simultaneously the highest priority condition shall be encoded.                                 |  |
| 7                         | Output Port Enabled This bit shall be set if both of the following conditions are true, otherwise this bit shall be cleared: - The Port n Control CSR Output Port Enabled bit is set All implementation specific bits allow Physical Layer packet acceptance.                                                                                                                                                                                                                      |  |
| 8                         | Port-Write Pending The port has encountered a condition which required it to initiate a Maintenance Port-write operation.                                                                                                                                                                                                                                                                                                                                                          |  |
| 9–11                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

### 3.4.8 Loop-Response Control Symbol

The loop-response control symbol is used by ports operating at Control Symbol 64 to respond to a Loop-timing Request control symbol. The loop-response control symbol carries a single 12-bit value, Delay, which represents the number of nanoseconds between the time the loop-timing request was received by the link partner, and the time the loop-response was generated. A Delay value of all 1s (0xFFF) indicates that the amount of delay exceeded 4094 nanoseconds. For more information, refer to Section 6.5.3.5, "Time Synchronization Protocol". The loop-response control symbol field usage and values are displayed in Table 3-13.

Table 3-16. Control Symbol 64 Loop-Response Control Symbol field usage and values.

| Format            | stype0 | Parameter0      | Parameter1 |
|-------------------|--------|-----------------|------------|
| Control Symbol 64 | 0b1011 | Delay bits 0–11 | Reserved   |

## 3.5 Stype1 Control Symbols

The encoding of stype1 and the function of the cmd field are defined in Table 3-17 for Control Symbol 24 and Control Symbol 48, and the encoding of stype1 is defined in Table 3-18 for Control Symbol 64.

Table 3-17. Stype1 Control Symbol 24 and Control Symbol 48 Encoding

| stype1 (3 bits) | stype1<br>Function | cmd         | cmd<br>Function              | Packet<br>Delimiter | Reference       |
|-----------------|--------------------|-------------|------------------------------|---------------------|-----------------|
| 0b000           | Start-of-packet    | 0b000       | Start-of-packet              | Yes                 | Section 3.5.1   |
|                 |                    | 0b001-0b111 | Reserved                     | No                  |                 |
| 0b001           | Stomp              | 06000       | Stomp                        | Yes                 | Section 3.5.2   |
|                 |                    | 0b001-0b111 | Reserved                     | No                  |                 |
| 0b010           | End-of-packet      | 06000       | End-of-packet                | Yes                 | Section 3.5.3   |
|                 |                    | 0b001-0b111 | Reserved                     | No                  |                 |
| 0b011           | Restart-from-retry | 0b000       | Restart-from-retry           | *                   | Section 3.5.4   |
|                 |                    | 0b001-0b111 | Reserved                     | No                  |                 |
| 0b100           | Link-request       | 0b000-0b001 | Reserved                     | No                  | -               |
|                 |                    | 0b010       | Reset-port                   | *                   | Section 3.5.6   |
|                 |                    | 0b011       | Reset-device                 | *                   | Section 3.5.5.1 |
|                 |                    | 0b100       | Port-status                  | *                   | Section 3.5.5.3 |
|                 |                    | 0b101-0b111 | Reserved                     | No                  | -               |
| 0b101           | Timing             | 0b000       | Multicast-event              | No                  | Section 3.5.6.1 |
|                 |                    | 0ь001       | Secondary<br>Multicast-event |                     | Section 3.5.6.2 |
|                 |                    | 0b010       | Reserved                     |                     |                 |
|                 |                    | 0b011       | Loop-Timing Request          |                     | Section 3.5.6.3 |
|                 |                    | 0b100-0b111 | Reserved                     |                     |                 |
| 0b110           | Reserved           | 0b000-0b111 | Reserved                     | No                  | -               |
| 0b111           | NOP (Ignore) **    | 0b000       | NOP (Ignore) **              | No                  | -               |
|                 |                    | 0b001-0b111 | Reserved                     | No                  |                 |

Note: \* denotes that restart-from-retry and link-request control symbols may only be packet delimiters if a packet is in progress.

Note: \*\* NOP (Ignore) is not defined as a control symbol, but is the default value when the control symbol does not convey another stype1 function.

Table 3-18. Stype1 Control Symbol 64 Encoding

| stype1<br>(8 bits) | Function                  | Packet<br>Delimiter | Reference       |
|--------------------|---------------------------|---------------------|-----------------|
| 0x00-0x07          | Reserved                  |                     | -               |
| 0x08               | Stomp                     | yes                 | Section 3.5.2   |
| 0x09-0x0F          | Reserved                  |                     | -               |
| 0x10               | End-of-packet-unpadded    | yes                 | Section 3.5.3   |
| 0x11               | End-of-packet-padded      | yes                 | Section 3.5.3   |
| 0x12-0x17          | Reserved                  |                     | -               |
| 0x18               | Restart-from-retry        | *                   | Section 3.5.4   |
| 0x19-0x21          | Reserved                  |                     | -               |
| 0x22               | Link-request/Reset-port   | *                   | Section 3.5.6   |
| 0x23               | Link-request/Reset-device | *                   | Section 3.5.5.1 |
| 0x24               | Link-request/Port-status  | *                   | Section 3.5.5.3 |
| 0x25-0x27          | 0x27 Reserved             |                     | -               |
| 0x28               | Multicast-event           | No                  | Section 3.5.6.1 |
| 0x29               | Secondary Multicast-event | No                  | Section 3.5.6.2 |
| x2A                | Reserved                  |                     | -               |
| 0x2B               | Loop-timing-request       | No                  | Section 3.5.6.3 |
| 0x2C-0x37          | Reserved                  |                     | -               |
| 0x38               | NOP (Ignore) **           | No                  | -               |
| 0x39-0x7F          | Reserved                  |                     | -               |
| 0b10, ackID[0:5]   | Start-of-packet-unpadded  | yes                 | Section 3.5.1   |
| 0b11, ackID[0:5]   | Start-of-packet-padded    | yes                 | Section 3.5.1   |

Note: \* denotes that restart-from-retry and link-request control symbols may only be packet delimiters if a packet is in progress.

Note: \*\* NOP (Ignore) is not defined as a control symbol, but is the default value when the control symbol does not convey another stype1 function.

#### **NOTE:**

The following sections describe various control symbols. Since control symbols can contain one or more functions, the fields that are applicable to each control symbol function are shown in the respective tables.

### 3.5.1 Start-of-Packet Control Symbol

The start-of-packet control symbol is used to delimit the beginning of a packet. The control symbol field usage and values are displayed in Table 3-19.

| Format                                 | stype1           | cmd   | Function                 |
|----------------------------------------|------------------|-------|--------------------------|
| Control Symbol 24<br>Control Symbol 48 | 0ь000            | 0ь000 | Start-of-packet          |
| Control Symbol 64                      | 0b10, ackID[0:5] | N/A   | Start-of-packet-unpadded |
|                                        | 0b11, ackID[0:5] | N/A   | Start-of-packet-padded   |

Table 3-19. Start-of-Packet Control Symbol field usage and values.

The Control Symbol 64 start-of-packet control symbol has two variants – start-of-packet-unpadded and start-of-packet-padded – to indicate if a previous packet has padding appended to achieve a total length that is a multiple of 8 bytes. The start-of-packet-unpadded control symbol shall be used for cases where the start-of-packet does not terminate a previous packet or where the start-of-packet terminates a packet that was not padded. The start-of-packet-padded control symbol shall be used when the start-of-packet terminates a packet that was padded to multiple of 8 bytes. It is needed to differentiate between padded and non-padded packets so devices like switches that do not completely decode the packet can separate link overhead from the packet.

For Control Symbol 64, the stype1[2:7] bits contain the most significant 6 bits of the packet ackID.

The stype1[2:7] bits are reserved when the link is operating in Error Free Mode.

### 3.5.2 Stomp Control Symbol

The stomp control symbol is used to cancel a partially transmitted packet. The protocol for packet cancellation is specified in Section 6.10, "Canceling Packets". The stomp control symbol field usage and values are displayed in Table 3-20.

Table 3-20. Stomp Control Symbol field usage and values.

| Format                                 | stype1 | cmd   |
|----------------------------------------|--------|-------|
| Control Symbol 24<br>Control Symbol 48 | 0b001  | 0ь000 |
| Control Symbol 64                      | 0x08   | N/A   |

## 3.5.3 End-of-Packet Control Symbol

The end-of-packet control symbol is used to delimit the end of a packet. The control symbol field usage and values are displayed in Table 3-21.

Table 3-21. End-of-Packet Control Symbol field usage and values.

| Format                                 | stype1 | cmd   | Function      |
|----------------------------------------|--------|-------|---------------|
| Control Symbol 24<br>Control Symbol 48 | 0b010  | 0b000 | End-of-packet |

Table 3-21. End-of-Packet Control Symbol field usage and values.

| Format            | stype1 | cmd | Function               |
|-------------------|--------|-----|------------------------|
| Control Symbol 64 | 0x10   | N/A | End-of-packet-unpadded |
|                   | 0x11   | N/A | End-of-packet-padded   |

The Control Symbol 64 end-of-packet control symbol has two variants – end-of-packet-unpadded and end-of-packet-padded – to indicate if a previous packet has padding appended to achieve a total length that is a multiple of 8 bytes. The end-of-packet-unpadded control symbol shall be used when the end-of-packet terminates a packet that was not padded. The end-of-packet-padded control symbol shall be used when the end-of-packet terminates a packet that was padded to multiple of 8 bytes. It is needed to differentiate between padded and non-padded packets so devices like switches that do not completely decode the packet can separate link overhead from the packet.

### 3.5.4 Restart-From-Retry Control Symbol

This control symbol is used to mark the beginning of packet retransmission, so that the receiver knows when to start accepting packets after the receiver has requested a packet to be retried. The restart-from-retry control symbol cancels a current packet and may also be transmitted on an idle link.

The control symbol field usage and values are displayed in Table 3-22.

Table 3-22. Restart-From-Retry Control Symbol field usage and values.

| Format                                 | stype1 | cmd   |
|----------------------------------------|--------|-------|
| Control Symbol 24<br>Control Symbol 48 | 0b011  | 0b000 |
| Control Symbol 64                      | 0x18   | N/A   |

### 3.5.5 Link-Request Control Symbol

A link-request control symbol is used by a port to either issue a command to the connected port or request its input port status. A link-request control symbol always cancels a packet whose transmission is in progress and can also be sent between packets. Under error conditions, a link-request/port-status control symbol acts as a link-request/restart-from-error control symbol as described in Section 6.7, "Link Maintenance Protocol".

The control symbol field usage and values are displayed in Table 3-23.

| Format            | stype1 | cmd         | Function     | Reference       |
|-------------------|--------|-------------|--------------|-----------------|
| Control Symbol 24 | 0b100  | 0b000-0b001 | Reserved     |                 |
| Control Symbol 48 | 0b100  | 0b010       | Reset-port   | Section 3.5.5.1 |
|                   | 0b100  | 0b011       | Reset-device | Section 3.5.5.2 |
|                   | 0b100  | 0b100       | Port-status  | Section 3.5.5.3 |
|                   | 0b100  | 0b101-0b111 | Reserved     |                 |
| Control Symbol 64 | 0x22   | N/A         | Reset-port   | Section 3.5.5.1 |
|                   | 0x23   | N/A         | Reset-device | Section 3.5.5.2 |
|                   | 0x24   | N/A         | Port-status  | Section 3.5.5.3 |

Table 3-23. Link-Request Control Symbol field usage and values.

#### 3.5.5.1 Reset-port Command

A reset-port command is intended to allow packet exchange to resume after an unrecoverable link error condition has been detected and system software has handled this condition. Examples of the use of reset-port are link recovery after a field replaceable unit has been inserted, and when one link partner has failed and/or has been reset but not the other.

Scenarios that require a reset-port command for recovery also require packet discard to prevent packets which are undeliverable due to the unrecoverable link error condition from creating a cascade congestion failure of the entire system. Packet discard mechanisms that are part of the *RapidIO Part 8: Error Management/Hot Swap Extensions Specification* may be activated by the unrecoverable link error condition. Implementation specific packet discard mechanisms may also be activated by the unrecoverable link error condition. System recovery from packet discard is vendor specific, and outside the scope of this specification.

A device that receives a reset-port command shall perform the following:

- Disable transmission of implementation specific control symbols and, for links operating with IDLE3, implementation specific control codewords.
- Reset all ackID tracking logic for packets received, transmitted, and unacknowledged to a state consistent with a power-up reset.
- Clear all input-error, output-error, input-retry, output-retry, and port error states.
- Clear the tracking of link-request/port-status control symbol requests received or transmitted.
- Reset the port's initialization state machine.
- Deactivate the packet discard mechanisms.
- Update the status of register values based on the above changes.
- Retain the values of registers that are not affected by the above changes.

• Clears idle sequence negotiation state. Idle sequence negotiation may occur, if supported, as defined in Section 4.7.5, "Idle Sequence Selection" and Section 5.10.3, "IDLE3 Idle Sequence Selection".

The reset-port command shall not generate a link-response control symbol.

Reset-port may not be supported on devices compliant to specification revisions earlier than 3.0. These devices may support reset-port like functionality through configuration options which control processing a reset-device request as a reset-port request.

The timing relationship between deactivation of packet discard mechanisms and the arrival of packets may not be deterministic in all systems. For this reason, no assumptions shall be made about the effect of a reset-port command on packet storage for transmission or reception. The effect of a reset-port command on packet storage is implementation specific behavior and outside the scope of this specification.

Note that transmission and reception of a reset-port request may trigger additional functionality defined in *Part 8: Error Management/Hot Swap Extensions Specification*.

After a port transmits a reset-port request, if the port's initialization state machine(Section 5.19.7) transitions to the SILENT state within one link-response timeout period, the port shall behave as if it has received a reset-port request. The timeout period shall be tracked only for the most recently transmitted reset-port command.

Due to the undefined reliability of system designs it is necessary to put a safety lockout on the reset-port function of the link-request control symbol. A port receiving a reset-port command in a link-request control symbol shall not perform the reset-port function unless it has received four reset-port commands in a row without any other intervening packets or control symbols, except status control symbols. Such a sequence is known as a reset-port request. Reset-port requests are intended to prevent spurious reset-port commands from inadvertently resetting a port.

When issuing a reset with four consecutive reset-port commands, care must be taken to account for all effects associated with the reset event. For more information, see the *RapidIO Part 8: Error Management/Hot Swap Extensions Specification*.

#### 3.5.5.2 Reset-Device Command

The reset-device command causes the receiving device to go through its reset or power-up sequence. All state machines and the configuration registers reset to the original power-up states. Note that the device power-up state shall disable transmission of implementation specific control symbols and, for links operating with IDLE3, implementation specific control codewords. The reset-device command does not generate a link-response control symbol.

Due to the undefined reliability of system designs it is necessary to put a safety lockout on the reset function of the link-request control symbol. A port receiving a reset-device command in a link-request control symbol shall not perform the reset function unless it has received four reset-device commands in a row without any other intervening packets or control symbols, except status control symbols. This will prevent spurious reset commands from inadvertently resetting a device.

When issuing a reset with four consecutive reset-device commands, care must be taken to account for all effects associated with the reset event. For more information, see the *RapidIO Part 8: Error Management/Hot Swap Extensions Specification*.

## 3.5.5.3 Port-status<sup>1</sup> Command

The port-status command requests the receiving port to return a link-response containing the ackID value it expects to next receive on its input port and the current input port operational status for informational purposes. This command causes the receiver to flush its output port of all control symbols generated by packets received before the port-status command. The implementation of flushing the output port is device specific and may result in either discarding the contents of the receive buffers or sending the control symbols on the link. The receiver then responds with a link-response control symbol.

### 3.5.6 Timing Control Symbols

Timing control symbols are related to communication of events and time within a system. Unlike other control symbols, timing control symbols can trigger activity on other links of a device.

The timing control symbol field usage and values are displayed in Table 3-24.

Table 3-24. Timing Control Symbol field usage and values.

| Format            | stype1 | cmd         | Function                  | Reference       |
|-------------------|--------|-------------|---------------------------|-----------------|
| Control Symbol 24 | 0b101  | 0b000       | Multicast-event           | Section 3.5.6.1 |
| Control Symbol 48 | 0b101  | 0b001       | Secondary Multicast-event | Section 3.5.6.2 |
|                   | 0b101  | 0b010       | Reserved                  | -               |
|                   | 0b101  | 0b011       | Loop-Timing Request       | Section 3.5.6.3 |
|                   | 0b101  | 0b100-0b111 | Reserved                  | -               |
| Control Symbol 64 | 0x28   | N/A         | Multicast-event           | Section 3.5.6.1 |
|                   | 0x29   | N/A         | Secondary Multicast-event | Section 3.5.6.2 |
|                   | 0x2B   | N/A         | Loop-Timing Request       | Section 3.5.6.3 |

<sup>&</sup>lt;sup>1</sup>Note that Port-Status was known as Input-Status in this specification for revisions prior to 3.0.

#### 3.5.6.1 Multicast-Event Control Symbol

The multicast-event control symbol allows the occurrence of a user-defined system event to be multicast throughout a system. The multicast-event control symbol differs from other control symbols in that it carries information not related to the link carrying the control symbol. For more information on Multicast-Events, see Section 6.5.3.4.1, "Multicast-Event Control Symbols".

#### 3.5.6.2 Secondary Multicast-Event Control Symbol

Secondary Multicast-Event Control Symbol support is optional. The secondary multicast-event control symbol allows two discrete sources of multicast events to exist within a system. The secondary multicast-event control symbol differs from other control symbols in that it carries information not related to the link carrying the control symbol. For more information on Multicast-Events, see Section 6.5.3.4.1, "Multicast-Event Control Symbols".

#### 3.5.6.3 Loop-Timing Control Symbol

The loop-timing control symbol requests the receiver to send a loop-response control symbol in order to determine the transmission delay from the transmitting link partner to the receiving link partner. For information on the use of the loop-timing control symbol, refer to Section 6.5.3.5, "Time Synchronization Protocol".

A processing element shall support transmitting a loop-timing request when the Timestamp Master Supported bit of the Timestamp CAR (Section 7.9.2) is 1. A processing element shall support receiving a loop-timing request when the Timestamp Slave Supported bit of the Timestamp CAR is 1.

## 3.6 Control Symbol Protection

Control symbol error detection is provided by a cyclic redundancy check (CRC) code.

A 5-bit CRC is used for the Control Symbol 24. It provides detection of a single burst error of 5 bits or less in the 24 data bits of the 8b/10b decoded control symbol. A single 5 bit burst error is the longest burst error that can be caused by a single bit transmission error at the 8b/10b code-group level.

A 13-bit CRC is used for the Control Symbol 48. It provides detection of any set of errors in the 48 data bits of the 8b/10b decoded control symbol that can be caused by a burst error on one lane of 11 bits or less at the 8b/10b code-group level. An 11-bit error at the code-group level can corrupt at most two code-groups.

A 24-bit CRC is used for the Control Symbol 64. It provides detection of a single error burst of up to 24 bits and any odd number of bit errors. It can also detect up to

7 single bit errors across the control symbol. Further protection is provided at the codeword level as described in Chapter 5, "64b/67b PCS and PMA Layers".

#### 3.6.1 CRC-5 Code

The ITU polynomial  $x^5+x^4+x^2+1$  shall be used to generate the 5-bit CRC for Control Symbol 24.

The 5-bit CRC shall be computed over 20 bits comprised of control symbol bits 0 through 18 plus a 20<sup>th</sup> bit that is appended after bit 18 of the control symbol. The added bit shall be set to logic 0 (0b0). The 20<sup>th</sup> bit is added in order to provide maximum implementation flexibility for all types of designs. The CRC shall be computed beginning with control symbol bit 0. Before the CRC is computed, the CRC shall be set to all 1s (0b11111).

The CRC check bits c[0:4] occupy Control Symbol 24 bits [19:23] respectively.

The 5-bit CRC shall be generated by each transmitter and verified by each receiver using the Control Symbol 24.

#### 3.6.2 CRC-5 Parallel Code Generation

Since it is often more efficient to implement a parallel CRC algorithm rather than a serial, examples of the equations for a complete, 19-bit single-stage parallel implementation are shown in shown in Table 3-25. Since only a single stage is used, the effect of both setting the initial CRC to all 1s (0b11111) and a 20<sup>th</sup> bit set to logic 0 (0b0) have been included in the equations.

In Table 3-25, an "x" means that the data input should be an input to the Exclusive-OR necessary to compute that particular bit of the CRC. A "!x", means that bit 18 being applied to the CRC circuit must be inverted.

**Table 3-25. Parallel CRC-5 Equations** 

| Control<br>Symbol | CRC Checksum Bits |    |    |    |    |
|-------------------|-------------------|----|----|----|----|
| Data for<br>CRC   | C0                | C1 | C2 | C3 | C4 |
| D18               | X                 | !x | !x | !x | X  |
| D17               |                   | X  |    | X  | X  |
| D16               | Х                 |    | X  | X  |    |
| D15               | X                 | X  |    |    | X  |
| D14               |                   |    | X  | X  | X  |
| D13               |                   | X  | X  | X  |    |
| D12               | X                 | X  | X  |    |    |
| D11               |                   | X  | X  |    | X  |
| D10               | X                 | X  |    | X  |    |

| Control<br>Symbol | CRC Checksum Bits |   |   |   |   |
|-------------------|-------------------|---|---|---|---|
| D9                |                   |   |   |   | X |
| D8                |                   |   |   | X |   |
| D7                |                   |   | X |   |   |
| D6                |                   | X |   |   |   |
| D5                | X                 |   |   |   |   |
| D4                | X                 |   | X |   | X |
| D3                | X                 | X | X | X | X |
| D2                |                   | X |   | X | X |
| D1                | X                 |   | X | X |   |
| D0                | X                 | X |   |   | X |

Figure 3-4 shows the 19-bits that the CRC covers and how they should be applied to the circuit. As seen in Figure 3-4, bits are labeled with 0 on the left and 18 on the right. Bit 0, from the stype0 field, would apply to D0 in Table 3-25 and bit 18, from the cmd field, would apply to D18 in Table 3-25. Once completed, the 5-bit CRC is appended to the control symbol.



Figure 3-4. CRC-5 Implementation

#### 3.6.3 CRC-13 Code

The polynomial  $x^{13}+x^{10}+x^8+x^5+x^2+1$  shall be used to generate the 13-bit CRC for Control Symbol 48.

The 13-bit CRC shall be computed over control symbol bits 0 through 34 beginning with control symbol bit 0. Before the 13-bit CRC is computed, the CRC shall be set to all 0s (0b0\_0000\_0000\_0000).

The CRC check bits c[0:12] shall occupy Control Symbol 48 bits [35:47] respectively.

The 13-bit CRC shall be generated by each transmitter and verified by each receiver using the Control Symbol 48.

#### 3.6.4 CRC-13 Parallel Code Generation

For the CRC-13 parallel code generation, the equations are shown in Table 3-26, using rules as for the CRC-5 parallel generation.

**Table 3-26. Parallel CRC-13 Equations** 

| Control<br>Symbol |    | CRC Checksum Bits |    |    |    |    |    |    |    |    |         |         |         |
|-------------------|----|-------------------|----|----|----|----|----|----|----|----|---------|---------|---------|
| Data For<br>CRC   | C0 | C1                | C2 | С3 | C4 | C5 | C6 | С7 | C8 | С9 | C<br>10 | C<br>11 | C<br>12 |
| D34               |    |                   | X  |    | X  |    |    | Х  |    |    | Х       |         | X       |
| D33               |    | X                 |    | X  |    |    | X  |    |    | X  |         | X       |         |
| D32               | X  |                   | X  |    |    | X  |    |    | X  |    | X       |         |         |
| D31               |    | X                 | X  |    |    |    |    |    |    | X  | X       |         | X       |
| D30               | X  | X                 |    |    |    |    |    |    | X  | X  |         | X       |         |
| D29               | X  |                   | X  |    | X  |    |    |    | X  |    |         |         | X       |
| D28               |    | X                 | Х  | Х  | Х  |    |    |    |    |    | Х       | Х       | X       |
| D27               | Х  | X                 | Х  | Х  |    |    |    |    |    | X  | X       | X       |         |
| D26               | X  | X                 |    |    | X  |    |    | X  | X  | X  |         |         | X       |
| D25               | X  |                   | X  | X  | X  |    | X  |    | X  |    | X       | X       | X       |
| D24               |    | X                 |    | X  | X  | X  |    |    |    | X  |         | X       | X       |
| D23               | Х  |                   | X  | X  | X  |    |    |    | Х  |    | X       | X       |         |
| D22               |    | X                 |    | X  | X  |    |    |    |    | X  |         |         | X       |
| D21               | X  |                   | X  | X  |    |    |    |    | X  |    |         | X       |         |
| D20               |    | X                 |    |    | X  |    |    |    |    |    |         |         | X       |
| D19               | Х  |                   |    | Х  |    |    |    |    |    |    |         | X       |         |
| D18               |    |                   |    |    | X  |    |    | X  |    |    |         |         | X       |
| D17               |    |                   |    | X  |    |    | X  |    |    |    |         | X       |         |
| D16               |    |                   | X  |    |    | X  |    |    |    |    | X       |         |         |
| D15               |    | X                 |    |    | X  |    |    |    |    | X  |         |         |         |
| D14               | Х  |                   |    | Х  |    |    |    |    | Х  |    |         |         |         |
| D13               |    |                   |    |    | X  |    |    |    |    |    | X       |         | Х       |
| D12               |    |                   |    | Х  |    |    |    |    |    | X  |         | X       |         |
| D11               |    |                   | Х  |    |    |    |    |    | Х  |    | Х       |         |         |
| D10               |    | х                 |    |    |    |    |    | х  |    | X  |         |         |         |
| D9                | Х  |                   |    |    |    |    | X  |    | х  |    |         |         |         |
| D8                |    |                   | х  |    | X  | X  |    |    |    |    | X       |         | X       |
| D7                |    | Х                 |    | X  | X  |    |    |    |    | X  |         | X       |         |
| D6                | х  |                   | Х  | Х  |    |    |    |    | х  |    | Х       |         |         |
| D5                |    | Х                 |    |    | X  |    |    |    |    | X  | X       |         | Х       |

| Control<br>Symbol |   | CRC Checksum Bits |   |   |   |   |   |   |   |   |   |   |   |
|-------------------|---|-------------------|---|---|---|---|---|---|---|---|---|---|---|
| D4                | Х |                   |   | X |   |   |   |   | X | X |   | X |   |
| D3                |   |                   |   |   | X |   |   |   | X |   |   |   | X |
| D2                |   |                   |   | X |   |   |   | X |   |   |   | X |   |
| D1                |   |                   | X |   |   |   | X |   |   |   | X |   |   |
| D0                |   | X                 |   |   |   | X |   |   |   | X |   |   |   |

#### 3.6.5 CRC-24 Code

The following polynomial shall be used to generate the 24-bit CRC for Control Symbol 64:

$$x^{24} + x^{22} + x^{20} + x^{19} + x^{18} + x^{16} + x^{14} + x^{13} + x^{11} + x^{10} + x^{8} + x^{7} + x^{6} + x^{3} + x + 1$$

This polynomial factors into:

$$(x^{11}+x^9+x^8+x^7+x^6+x^3+1)(x^{11}+x^9+x^8+x^7+x^5+x^3+x^2+x+1)(x+1)(x+1)$$

The 24-bit CRC shall be computed over control symbol bits 0 through 37 beginning with control symbol bit 0. Before the CRC is computed, the CRC shall be set to all1s (0b1111\_1111\_1111\_1111\_1111). Note that the alignment field shall be treated as 0 by the encode and decode functions, as described in Table 3-1

The CRC check bits, c[0:23], occupy Control Symbol 64 bits, [38:61], respectively.

The 24-bit CRC shall be generated by each transmitter and verified by each receiver using the Control Symbol 64.

#### 3.6.6 CRC-24 Parallel Code Generation

For the CRC-24 parallel code generation, the equations are shown in Table 3-27, using rules as for the CRC-5 parallel generation.

**Table 3-27. Parallel CRC-24 Equations** 

| Control<br>Symbol |        | CRC Checksum Bits |        |        |        |        |        |        |        |        |         |         |         |         |         |         |         |         |         |         |         |         |         |         |
|-------------------|--------|-------------------|--------|--------|--------|--------|--------|--------|--------|--------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Data For<br>CRC   | C<br>0 | C<br>1            | C<br>2 | C<br>3 | C<br>4 | C<br>5 | C<br>6 | C<br>7 | C<br>8 | C<br>9 | C<br>10 | C<br>11 | C<br>12 | C<br>13 | C<br>14 | C<br>15 | C<br>16 | C<br>17 | C<br>18 | C<br>19 | C<br>20 | C<br>21 | C<br>22 | C<br>23 |
| D37               |        | X                 |        | !x     | !x     | !x     |        | X      |        | !x     | X       |         | X       | !x      |         | !x      | X       | !x      |         |         | !x      |         | !x      | X       |
| D36               | X      |                   | X      | X      | X      |        | !x     |        | !x     | X      |         | X       | X       |         | X       | X       | X       |         |         | !x      |         | !x      | X       |         |
| D35               |        |                   | X      |        | X      |        |        |        | X      | X      |         | X       | X       |         | X       |         | X       | X       | !x      |         |         | X       | X       | Х       |
| D34               |        | X                 |        | X      |        |        |        | X      | X      |        | X       | X       |         | X       |         | X       | X       | X       |         |         | X       | X       | X       |         |
| D33               | X      |                   | X      |        |        |        | X      | X      |        | X      | X       |         | X       |         | X       | X       | X       |         |         | X       | X       | X       |         |         |
| D32               |        |                   |        | Х      | X      |        | X      | X      | X      |        | X       | X       | X       |         | X       |         | Х       | X       | X       | X       |         |         | X       | X       |
| D31               |        |                   | X      | X      |        | X      | Х      | Х      |        | X      | X       | X       |         | Х       |         | Х       | Х       | X       | X       |         |         | X       | X       |         |
| D30               |        | X                 | X      |        | X      | X      | X      |        | X      | X      | X       |         | X       |         | X       | X       | X       | X       |         |         | X       | X       |         |         |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

| Control<br>Symbol |   |   |   |   |   |   |   |   |   | ( | CRC | Che | eksui | m Bit | ts |   |   |   |   |   |   |   |   |   |
|-------------------|---|---|---|---|---|---|---|---|---|---|-----|-----|-------|-------|----|---|---|---|---|---|---|---|---|---|
| D29               | Х | X |   | X | X | X |   | X | Х | X |     | X   |       | Х     | X  | X | X |   |   | Х | Х |   |   |   |
| D28               | Х | X | X |   |   | X | X |   | Х | Х |     |     |       |       | Х  |   | X | X | Х | Х | Х |   | Х | Х |
| D27               | Х |   |   | Х |   |   |   |   | Х | Х | Х   |     | Х     |       |    |   |   |   | Х | Х | Х | Х |   | Х |
| D26               |   | X | Х | Х | Х | Х |   |   | х |   | Х   | Х   | х     | х     |    | Х | Х |   | х | х |   |   |   | Х |
| D25               | X | X | Х | X | Х |   |   | Х |   | Х | Х   | Х   | Х     |       | Х  | Х |   | X | Х |   |   |   | Х |   |
| D24               | X |   | Х |   | Х | Х | Х | Х | х |   |     | Х   | х     |       | Х  | Х |   |   |   |   | х | х | Х | X |
| D23               |   |   |   |   |   |   | Х |   |   | X |     | Х   | X     |       | X  | Х | Х | X |   | Х |   | Х |   | X |
| D22               |   |   |   |   |   | Х |   |   | Х |   | Х   | Х   |       | Х     | X  | Х | Х |   | X |   | Х |   | Х |   |
| D21               |   |   |   |   | X |   |   | X |   | X | X   |     | X     | Х     | X  | X |   | X |   | Х |   | Х |   |   |
| D20               |   |   |   | X |   |   | X |   | х | X |     | X   | X     | X     | X  |   | X |   | X |   | х |   |   |   |
| D19               |   |   | X |   |   | X |   | X | X |   | X   | X   | X     | X     |    | X |   | X |   | X |   |   |   |   |
| D18               |   | X |   |   | X |   | X | X |   | X | X   | X   | X     |       | X  |   | X |   | X |   |   |   |   |   |
| D17               | X |   |   | X |   | X | X |   | X | X | X   | X   |       | X     |    | X |   | X |   |   |   |   |   |   |
| D16               |   | X | X | X |   |   |   |   | X |   |     |     |       | X     | X  | X |   | X |   |   | X |   | X | X |
| D15               | X | X | X |   |   |   |   | X |   |   |     |     | X     | X     | X  |   | X |   |   | X |   | X | X |   |
| D14               | X |   |   | X | X | X | X | X |   | X | X   | X   |       |       |    |   | X | X | X |   |   | X | X | X |
| D13               |   | X | X |   |   |   | X | X | X |   |     |     | X     | X     |    |   |   |   |   |   |   | X |   | X |
| D12               | X | X |   |   |   | X | X | X |   |   |     | X   | X     |       |    |   |   |   |   |   | X |   | X |   |
| D11               | X | X |   | X |   |   | X | X |   | X |     | X   | X     | X     |    | X | X | X |   | X | X | X | X | X |
| D10               | X | X | X | X | X |   | X | X | X | X |     | X   |       | Х     | X  |   |   | X | X | X |   | X |   | X |
| D9                | X |   | X |   | X |   | X |   | X | X |     |     |       |       |    | X |   |   | X |   |   |   |   | X |
| D8                |   |   |   |   | X |   |   |   | X | X | X   |     | X     | X     | X  | X | X |   |   |   | X |   |   | X |
| D7                |   |   |   | X |   |   |   | X | X | X |     | X   | X     | X     | X  | X |   |   |   | X |   |   | X |   |
| D6                |   |   | X |   |   |   | X | X | Х |   | X   | X   | Х     | X     | X  |   |   |   | Х |   |   | Х |   |   |
| D5                |   | X |   |   |   | X | X | X |   | X | X   | X   | X     | X     |    |   |   | X |   |   | X |   |   |   |
| D4                | X |   |   |   | X | X | X |   | X | X | X   | X   | X     |       |    |   | X |   |   | X |   |   |   |   |
| D3                |   | X |   |   |   |   |   |   | Х |   |     | X   | Х     | х     |    |   | X | X | Х |   | Х |   | X | X |
| D2                | X |   |   |   |   |   |   | X |   |   | X   | X   | Х     |       |    | X | X | X |   | Х |   | Х | X |   |
| D1                |   | X |   | X | X | X | X | X |   |   |     | X   | х     | X     | X  |   |   | X | х |   |   | X | X | X |
| D0                | X |   | X | X | X | X | X |   |   |   | X   | X   | X     | х     |    |   | X | X |   |   | X | X | X |   |

RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

# Chapter 4 8b/10b PCS and PMA Layers

#### 4.1 Introduction

This chapter specifies the functions provided by the Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA) sublayer used for 8b/10b encoded links. (The PCS and PMA terminology is adopted from IEEE 802.3). The topics include character representation, scrambling, lane striping, 8b/10b encoding, serialization of the data stream, code-groups, columns, link transmission rules, idle sequences, and link initialization. The 8b/10b PCS and PMA Layers shall be used by links operating at Baud Rate Class 1 or Baud Rate Class 2.

The concept of lanes is used to describe the width of a LP-Serial link. A lane is a single unidirectional signal path between two LP-Serial ports. Five widths are defined for LP-Serial links, 1, 2, 4, 8 and 16 lanes per direction. A link with N lanes in each direction is referred to as a Nx link, e.g. a link with 4 lanes in each direction is referred to as a 4x link.

# 4.2 PCS Layer Functions

The Physical Coding Sublayer (PCS) function is responsible for idle sequence generation, lane striping, scrambling and encoding for transmission and decoding, lane alignment, descrambling and destriping on reception. The PCS uses an 8b/10b encoding for transmission over the link.

The PCS also provides mechanisms for determining the operational mode of the port as Nx or 1x operation, and means to detect link states. It provides for clock difference tolerance between the sender and receiver without requiring flow control.

The PCS performs the following transmit functions:

- Dequeues packets and delimited control symbols awaiting transmission as a character stream.
- Scrambles packet and control symbol data if required.
- Stripes the transmit character stream across the available lanes.
- Generates the idle sequence and inserts it into the transmit character stream for each lane when no packets or delimited control symbols are available for transmission.

- Encodes the character stream of each lane independently into 10-bit parallel code-groups.
- Passes the resulting 10-bit parallel code-groups to the PMA.

The PCS performs the following receive functions:

- Decodes the received stream of 10-bit parallel code-groups for each lane independently into characters.
- Marks characters decoded from invalid code-groups as invalid.
- If the link is using more than one lane, aligns the character streams to eliminate the skew between the lanes and reassembles (destripes) the character stream from each lane into a single character stream.
- Descrambles packet and control symbol data if required.
- Delivers the decoded character stream of packets and delimited control symbols to the higher layers.

# 4.3 PMA Layer Functions

The Physical Medium Attachment (PMA) Layer is responsible for serializing and de-serializing 10-bit parallel code-groups to and from a serial bitstream on a lane-by-lane basis. Upon receiving data, the PMA function provides alignment of the received bitstream to 10-bit code-group boundaries, independently on a lane-by-lane basis. It then provides a continuous stream of 10-bit code-groups to the PCS, one stream for each lane. The 10-bit code-groups are not observable by layers higher than the PCS.

If a LP-Serial port supports either baud rate discovery or adaptive equalization, these functions are also performed in the PMA Layer.

# 4.4 Definitions

Definitions of terms used in this specification are provided below.

**1x mode:** A LP-Serial port mode of operation in which the port transmits on a single lane and receives on a single lane.

Byte: An 8-bit unit of information. Each bit of a byte has the value 0 or 1.

**Character:** A 9-bit entity comprised of an information byte and a control bit that indicates whether the information byte contains data or control information. The control bit has the value D or K indicating that the information byte contains respectively data or control information.

**Code-group**: A 10-bit entity that is the result of 8b/10b encoding a character.

**Column:** The group of N characters that are transmitted at nominally the same time by a LP-Serial port operating in Nx mode.

**Comma:** A 7-bit pattern, unique to certain 8b/10b special code-groups, that is used by a receiver to determine code-group boundaries. See more in Section 4.5.7.4, "Sync (/K/)" and Table 4-2.

**D-character:** A character whose control bit has the value "D". Also referred to as a data character.

**Destriping:** This process reverses the operation done during striping of data across multiple lanes. The method used on a link operating in Nx mode to collect and merge the data across the N lanes received simultaneously and form a single character stream. For each direction of the link, the character stream is merged across the lanes, on a character-by-character basis, beginning with lane 0, continuing in incrementing lane number order across the lanes, and wrapping back to lane 0 for character N.

**Idle sequence:** The sequence of characters (code-groups after 8b/10b encoding) that is transmitted by a port on each of its active output lanes when the port is not transmitting a packet or control symbol. The idle sequence allows the receiver to maintain bit synchronization, code-group alignment and, if applicable, adaptive equalization settings in between packets and control symbols.

**K-character:** A character whose control bit has the value "K". Also referred to as a special character.

**Lane:** A single unidirectional signal path, typically a differential pair, between two LP-Serial ports.

Lane Alignment: The process of eliminating the skew between the lanes of a LP-Serial link operating in Nx mode such that the characters transmitted as a column by the sender are output by the alignment process of receiver as a column. Without lane alignment, the characters transmitted as a column might be scattered across several columns output by the receiver. The alignment process uses the columns of "A" special characters transmitted as part of the idle sequence.

**Nx mode:** A LP-Serial port mode of operation in which the port both transmits and receives on multiple lanes. A LP-Serial port operating in Nx mode transmits on N lanes and receives on N lanes where N has a value greater then 1. The transmit data stream is distributed across the N transmit lanes and the receive data stream is distributed across the N receive lanes.

**Nx port:** A LP-Serial port that supports links with up to a maximum of N lanes in each direction.

**Striping:** The method used on a link operating in Nx mode to distribute data across the N lanes simultaneously. For each direction of the link, the character stream is *striped* across the lanes, on a character-by-character basis, beginning with lane 0, continuing in incrementing lane number order across the lanes, and wrapping back to lane 0 for character N.

# 4.5 8b/10b Transmission Code

The 8b/10b transmission code used by the PCS encodes 9-bit characters (8 bits of information and a control bit) into 10-bit code-groups for transmission and reverses

the process on reception. Encodings are defined for 256 data characters and 12 special characters.

The code-groups comprising the 8b/10b code have either an equal number of ones and zeros (balanced) or the number of ones differs from the number of zeros by two (unbalanced). This eases the task of maintaining 0/1 balance. The selection of code-groups also guarantees a minimum of three transitions, 0 to 1 or 1 to 0, within each code-group. For encoding, unbalanced code-groups are grouped in pairs with one member of the pair having more ones than zeros and the other member of the pair having more zeros than ones. This allows the encoder, when selecting an unbalanced code-group, to select a code-group unbalanced toward ones or unbalanced toward zeros, depending on which is required to maintain the 0/1 balance of the encoder output code-group stream.

The 8b/10b code has the following properties.

- Sufficient bit transition density (3 to 8 transitions per code-group) to allow clock recovery by the receiver.
- Special code-groups that are used for establishing the receiver synchronization to the 10-bit code-group boundaries, delimiting control symbols and maintaining receiver bit and code-group boundary synchronization.
- 0/1 balanced. (can be AC coupled)
- Detection of all single and some multiple-bit errors.

# **4.5.1** Character and Code-Group Notation

The description of 8b/10b encoding and decoding uses the following notation for characters, code-group and their bits.

The information bits ([0-7]) of an unencoded character are denoted with the letters "A" through "H" where the letter "H" denotes the most significant information bit (RapidIO bit 0) and the letter "A" denotes the least significant information bit (RapidIO bit 7). This is shown in Figure 4-1.

Each data character has a representation of the form Dx.y where x is the decimal value of the least significant 5 information bits EDCBA, and y is the decimal value of the most significant 3 information bits HGF as shown in Figure 4-1. Each special character has a similar representation of the form Kx.y.



Figure 4-1. Character Notation Example (D25.3)

The output of the 8b/10b encoding process is a 10-bit code-group. The bits of a code-group are denoted with the letters "a" through "j". The bits of a code-group are all of equal significance, there is no most significant or least significant bit. The ordering of the code-group bits is shown in Figure 4-2.

The code-groups corresponding to the data character Dx.y is denoted by /Dx.y/. The code-groups corresponding to the special character Kx.y is denoted by /Kx.y/.



Figure 4-2. Code-Group Notation Example (/D25.3/)

# 4.5.2 Running Disparity

The 8b/10b encoding and decoding functions use a binary variable called running disparity. The variable can have a value of either positive (RD+) or negative (RD-). The encoder and decoder each have a running disparity variable for each lane which are all independent of each other.

The primary use of running disparity in the encoding process is to keep track of whether the decoder has output more ones or more zeros. The current value of encoder running disparity is used to select the which unbalanced code-group will be used when the encoding for a character requires a choice between two unbalanced code-groups.

Another use of running disparity in the decoding process is to detect errors. Given a value of decoder running disparity, only (256 + 12) = 268 of the 1024 possible code-group values have defined decodings. The remaining 756 possible code-group values have no defined decoding and represent errors, either in that code-group or in an earlier code-group.

# 4.5.3 Running Disparity Rules

After power-up and before the port is operational, both the transmitter (encoder) and receiver (decoder) must establish current values of running disparity.

The transmitter shall use a negative value as the initial value for the running disparity for each lane.

The receiver may use either a negative or positive initial value of running disparity for each lane.

The following algorithm shall be used for calculating the running disparity for each lane. In the encoder, the algorithm operates on the code-group that has just been generated by the encoder. In the receiver, the algorithm operates on the received code-group that has just been decoded by the decoder.

Each code-group is divided to two sub-blocks as shown in Figure 4-2, where the first six bits (abcdei) form one sub-block (6-bit sub-block) and the second four bits (fghj) form a second sub-block (4-bit sub-block). Running disparity at the beginning of the 6-bit sub-block is the running disparity at the end of the preceding code-group. Running disparity at the beginning of the 4-bit sub-block is the running disparity at the end of the code-group is the running disparity at the end of the 4-bit sub-block.

The sub-block running disparity shall be calculated as follows:

- 1. The running disparity is positive at the end of any sub-block if the sub-block contains more 1s than 0s. It is also positive at the end of a 4-bit sub-block if the sub-block has the value 0b0011 and at the end of a 6-bit sub-block if the sub-block has the value 0b000111.
- 2. The running disparity is negative at the end of any sub-block if the sub-block contains more 0s than 1s. It is also negative at the end of a 4-bit sub-block if the sub-block has the value 0b1100 and at the end of a 6-bit sub-block if the sub-block has the value 0b111000.
- 3. In all other cases, the value of the running disparity at the end of the sub-block is running disparity at the beginning of the sub-block (the running disparity is unchanged).

#### 4.5.4 8b/10b Encoding

The 8b/10b encoding function encodes 9-bit characters into 10-bit code-groups.

The encodings for the 256 data characters (Dx.y) are specified in Table 4-1. The encodings for the 12 special characters (Kx.y) are specified in Table 4-2. Both tables have two columns of encodings, one marked RD- and one marked RD+. When encoding a character, the code-group in the RD- column is selected if the current value of encoder running disparity is negative and the code-group in the RD+ column is selected if the current value of encoder running disparity is positive.

Data characters (Dx.y) shall be encoded according to Table 4-1 and the current value of encoder running disparity. Special characters (Kx.y) shall be encoded according to Table 4-2 and the current value of encoder running disparity. After each character is encoded, the resulting code-group shall be used by the encoder to update the running disparity according to the rules in Section 4.5.3, "Running Disparity Rules".

#### 4.5.5 Transmission Order

The parallel 10-bit code-group output of the encoder shall be serialized and transmitted with bit "a" transmitted first and a bit ordering of "abcdeifghj". This is shown in Figure 4-3.

Figure 4-3 gives an overview of a character passing through the encoding, serializing, transmission, deserializing, and decoding processes. The left side of the

figure shows the transmit process of encoding a character stream using 8b/10b encoding and the 10-bit serialization. The right side shows the reverse process of the receiver deserializing and using 8b/10b decoding on the received code-groups.

The dotted line shows the functional separation between the PCS, that provides 10-bit code-groups, and the PMA Layer that serializes the code-groups.

The drawing also shows on the receive side the bits of a special character containing the comma pattern that is used by the receiver to establish 10-bit code-boundary synchronization.



Figure 4-3. Lane Encoding, Serialization, Deserialization, and Decoding Process

# **4.5.6** 8b/10b Decoding

The 8b/10b decoding function decodes received 10-bit code-groups into 9-bit characters and detects and reports received code-groups that have no defined decoding due to one or more transmission errors.

The decoding function uses Table 4-1, Table 4-2 and the current value of the decoder running disparity. To decode a received code-group, the decoder shall select the RD-column of Table 4-1 and Table 4-2 if the current value of the decoder running disparity is negative or shall select the RD+ column if the value is positive. The decoder shall then compare the received code-group with the code-groups in the selected column of both tables. If a match is found in one of the tables, the code-group is defined to be a "valid" code-group and is decoded to the associated character. If no match is found, the code-group is defined to be an "invalid" code-group and is decoded to a character that is flagged in some manner as INVALID. After each code-group is decoded, the decoded code-group shall be used

by the decoder to update the decoder running disparity according to the rules in Section 4.5.3, "Running Disparity Rules".

**Table 4-1. Data Character Encodings** 

| Character | Character      | Character Bits | Current RD – | Current RD + |
|-----------|----------------|----------------|--------------|--------------|
| Name      | Value<br>(hex) | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D0.0      | 00             | 000 00000      | 100111 0100  | 011000 1011  |
| D1.0      | 01             | 000 00001      | 011101 0100  | 100010 1011  |
| D2.0      | 02             | 000 00010      | 101101 0100  | 010010 1011  |
| D3.0      | 03             | 000 00011      | 110001 1011  | 110001 0100  |
| D4.0      | 04             | 000 00100      | 110101 0100  | 001010 1011  |
| D5.0      | 05             | 000 00101      | 101001 1011  | 101001 0100  |
| D6.0      | 06             | 000 00110      | 011001 1011  | 011001 0100  |
| D7.0      | 07             | 000 00111      | 111000 1011  | 000111 0100  |
| D8.0      | 08             | 000 01000      | 111001 0100  | 000110 1011  |
| D9.0      | 09             | 000 01001      | 100101 1011  | 100101 0100  |
| D10.0     | 0A             | 000 01010      | 010101 1011  | 010101 0100  |
| D11.0     | 0B             | 000 01011      | 110100 1011  | 110100 0100  |
| D12.0     | 0C             | 000 01100      | 001101 1011  | 001101 0100  |
| D13.0     | 0D             | 000 01101      | 101100 1011  | 101100 0100  |
| D14.0     | 0E             | 000 01110      | 011100 1011  | 011100 0100  |
| D15.0     | 0F             | 000 01111      | 010111 0100  | 101000 1011  |
| D16.0     | 10             | 000 10000      | 011011 0100  | 100100 1011  |
| D17.0     | 11             | 000 10001      | 100011 1011  | 100011 0100  |
| D18.0     | 12             | 000 10010      | 010011 1011  | 010011 0100  |
| D19.0     | 13             | 000 10011      | 110010 1011  | 110010 0100  |
| D20.0     | 14             | 000 10100      | 001011 1011  | 001011 0100  |
| D21.0     | 15             | 000 10101      | 101010 1011  | 101010 0100  |
| D22.0     | 16             | 000 10110      | 011010 1011  | 011010 0100  |
| D23.0     | 17             | 000 10111      | 111010 0100  | 000101 1011  |
| D24.0     | 18             | 000 11000      | 110011 0100  | 001100 1011  |
| D25.0     | 19             | 000 11001      | 100110 1011  | 100110 0100  |
| D26.0     | 1A             | 000 11010      | 010110 1011  | 010110 0100  |
| D27.0     | 1B             | 000 11011      | 110110 0100  | 001001 1011  |
| D28.0     | 1C             | 000 11100      | 001110 1011  | 001110 0100  |
| D29.0     | 1D             | 000 11101      | 101110 0100  | 010001 1011  |
| D30.0     | 1E             | 000 11110      | 011110 0100  | 100001 1011  |
| D31.0     | 1F             | 000 11111      | 101011 0100  | 010100 1011  |
| D0.1      | 20             | 001 00000      | 100111 1001  | 011000 1001  |

**Table 4-1. Data Character Encodings** 

| Character | Character<br>Value | Character Bits | Current RD – | Current RD + |
|-----------|--------------------|----------------|--------------|--------------|
| Name      | (hex)              | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D1.1      | 21                 | 001 00001      | 011101 1001  | 100010 1001  |
| D2.1      | 22                 | 001 00010      | 101101 1001  | 010010 1001  |
| D3.1      | 23                 | 001 00011      | 110001 1001  | 110001 1001  |
| D4.1      | 24                 | 001 00100      | 110101 1001  | 001010 1001  |
| D5.1      | 25                 | 001 00101      | 101001 1001  | 101001 1001  |
| D6.1      | 26                 | 001 00110      | 011001 1001  | 011001 1001  |
| D7.1      | 27                 | 001 00111      | 111000 1001  | 000111 1001  |
| D8.1      | 28                 | 001 01000      | 111001 1001  | 000110 1001  |
| D9.1      | 29                 | 001 01001      | 100101 1001  | 100101 1001  |
| D10.1     | 2A                 | 001 01010      | 010101 1001  | 010101 1001  |
| D11.1     | 2B                 | 001 01011      | 110100 1001  | 110100 1001  |
| D12.1     | 2C                 | 001 01100      | 001101 1001  | 001101 1001  |
| D13.1     | 2D                 | 001 01101      | 101100 1001  | 101100 1001  |
| D14.1     | 2E                 | 001 01110      | 011100 1001  | 011100 1001  |
| D15.1     | 2F                 | 001 01111      | 010111 1001  | 101000 1001  |
| D16.1     | 30                 | 001 10000      | 011011 1001  | 100100 1001  |
| D17.1     | 31                 | 001 10001      | 100011 1001  | 100011 1001  |
| D18.1     | 32                 | 001 10010      | 010011 1001  | 010011 1001  |
| D19.1     | 33                 | 001 10011      | 110010 1001  | 110010 1001  |
| D20.1     | 34                 | 001 10100      | 001011 1001  | 001011 1001  |
| D21.1     | 35                 | 001 10101      | 101010 1001  | 101010 1001  |
| D22.1     | 36                 | 001 10110      | 011010 1001  | 011010 1001  |
| D23.1     | 37                 | 001 10111      | 111010 1001  | 000101 1001  |
| D24.1     | 38                 | 001 11000      | 110011 1001  | 001100 1001  |
| D25.1     | 39                 | 001 11001      | 100110 1001  | 100110 1001  |
| D26.1     | 3A                 | 001 11010      | 010110 1001  | 010110 1001  |
| D27.1     | 3B                 | 001 11011      | 110110 1001  | 001001 1001  |
| D28.1     | 3C                 | 001 11100      | 001110 1001  | 001110 1001  |
| D29.1     | 3D                 | 001 11101      | 101110 1001  | 010001 1001  |
| D30.1     | 3E                 | 001 11110      | 011110 1001  | 100001 1001  |
| D31.1     | 3F                 | 001 11111      | 101011 1001  | 010100 1001  |
| D0.2      | 40                 | 010 00000      | 100111 0101  | 011000 0101  |
| D1.2      | 41                 | 010 00001      | 011101 0101  | 100010 0101  |
| D2.2      | 42                 | 010 00010      | 101101 0101  | 010010 0101  |
| D3.2      | 43                 | 010 00011      | 110001 0101  | 110001 0101  |
| D4.2      | 44                 | 010 00100      | 110101 0101  | 001010 0101  |

**Table 4-1. Data Character Encodings** 

| Character | Character<br>Value | Character Bits | Current RD – | Current RD + |  |  |
|-----------|--------------------|----------------|--------------|--------------|--|--|
| Name      | (hex)              | HGF EDCBA      | abcdei fghj  | abcdei fghj  |  |  |
| D5.2      | 45                 | 010 00101      | 101001 0101  | 101001 0101  |  |  |
| D6.2      | 46                 | 010 00110      | 011001 0101  | 011001 0101  |  |  |
| D7.2      | 47                 | 010 00111      | 111000 0101  | 000111 0101  |  |  |
| D8.2      | 48                 | 010 01000      | 111001 0101  | 000110 0101  |  |  |
| D9.2      | 49                 | 010 01001      | 100101 0101  | 100101 0101  |  |  |
| D10.2     | 4A                 | 010 01010      | 010101 0101  | 010101 0101  |  |  |
| D11.2     | 4B                 | 010 01011      | 110100 0101  | 110100 0101  |  |  |
| D12.2     | 4C                 | 010 01100      | 001101 0101  | 001101 0101  |  |  |
| D13.2     | 4D                 | 010 01101      | 101100 0101  | 101100 0101  |  |  |
| D14.2     | 4E                 | 010 01110      | 011100 0101  | 011100 0101  |  |  |
| D15.2     | 4F                 | 010 01111      | 010111 0101  | 101000 0101  |  |  |
| D16.2     | 50                 | 010 10000      | 011011 0101  | 100100 0101  |  |  |
| D17.2     | 51                 | 010 10001      | 100011 0101  | 100011 0101  |  |  |
| D18.2     | 52                 | 010 10010      | 010011 0101  | 010011 0101  |  |  |
| D19.2     | 53                 | 010 10011      | 110010 0101  | 110010 0101  |  |  |
| D20.2     | 54                 | 010 10100      | 001011 0101  | 001011 0101  |  |  |
| D21.2     | 55                 | 010 10101      | 101010 0101  | 101010 0101  |  |  |
| D22.2     | 56                 | 010 10110      | 011010 0101  | 011010 0101  |  |  |
| D23.2     | 57                 | 010 10111      | 111010 0101  | 000101 0101  |  |  |
| D24.2     | 58                 | 010 11000      | 110011 0101  | 001100 0101  |  |  |
| D25.2     | 59                 | 010 11001      | 100110 0101  | 100110 0101  |  |  |
| D26.2     | 5A                 | 010 11010      | 010110 0101  | 010110 0101  |  |  |
| D27.2     | 5B                 | 010 11011      | 110110 0101  | 001001 0101  |  |  |
| D28.2     | 5C                 | 010 11100      | 001110 0101  | 001110 0101  |  |  |
| D29.2     | 5D                 | 010 11101      | 101110 0101  | 010001 0101  |  |  |
| D30.2     | 5E                 | 010 11110      | 011110 0101  | 100001 0101  |  |  |
| D31.2     | 5F                 | 010 11111      | 101011 0101  | 010100 0101  |  |  |
| D0.3      | 60                 | 011 00000      | 100111 0011  | 011000 1100  |  |  |
| D1.3      | 61                 | 011 00001      | 011101 0011  | 100010 1100  |  |  |
| D2.3      | 62                 | 011 00010      | 101101 0011  | 010010 1100  |  |  |
| D3.3      | 63                 | 011 00011      | 110001 1100  | 110001 0011  |  |  |
| D4.3      | 64                 | 011 00100      | 110101 0011  | 001010 1100  |  |  |
| D5.3      | 65                 | 011 00101      | 101001 1100  | 101001 0011  |  |  |
| D6.3      | 66                 | 011 00110      | 011001 1100  | 011001 0011  |  |  |
| D7.3      | 67                 | 011 00111      | 111000 1100  | 000111 0011  |  |  |
| D8.3      | 68                 | 011 01000      | 111001 0011  | 000110 1100  |  |  |

**Table 4-1. Data Character Encodings** 

| Character | Character<br>Value | Character Bits | Current RD – | Current RD + |
|-----------|--------------------|----------------|--------------|--------------|
| Name      | (hex)              | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D9.3      | 69                 | 011 01001      | 100101 1100  | 100101 0011  |
| D10.3     | 6A                 | 011 01010      | 010101 1100  | 010101 0011  |
| D11.3     | 6B                 | 011 01011      | 110100 1100  | 110100 0011  |
| D12.3     | 6C                 | 011 01100      | 001101 1100  | 001101 0011  |
| D13.3     | 6D                 | 011 01101      | 101100 1100  | 101100 0011  |
| D14.3     | 6E                 | 011 01110      | 011100 1100  | 011100 0011  |
| D15.3     | 6F                 | 011 01111      | 010111 0011  | 101000 1100  |
| D16.3     | 70                 | 011 10000      | 011011 0011  | 100100 1100  |
| D17.3     | 71                 | 011 10001      | 100011 1100  | 100011 0011  |
| D18.3     | 72                 | 011 10010      | 010011 1100  | 010011 0011  |
| D19.3     | 73                 | 011 10011      | 110010 1100  | 110010 0011  |
| D20.3     | 74                 | 011 10100      | 001011 1100  | 001011 0011  |
| D21.3     | 75                 | 011 10101      | 101010 1100  | 101010 0011  |
| D22.3     | 76                 | 011 10110      | 011010 1100  | 011010 0011  |
| D23.3     | 77                 | 011 10111      | 111010 0011  | 000101 1100  |
| D24.3     | 78                 | 011 11000      | 110011 0011  | 001100 1100  |
| D25.3     | 79                 | 011 11001      | 100110 1100  | 100110 0011  |
| D26.3     | 7A                 | 011 11010      | 010110 1100  | 010110 0011  |
| D27.3     | 7B                 | 011 11011      | 110110 0011  | 001001 1100  |
| D28.3     | 7C                 | 011 11100      | 001110 1100  | 001110 0011  |
| D29.3     | 7D                 | 011 11101      | 101110 0011  | 010001 1100  |
| D30.3     | 7E                 | 011 11110      | 011110 0011  | 100001 1100  |
| D31.3     | 7F                 | 011 11111      | 101011 0011  | 010100 1100  |
| D0.4      | 80                 | 100 00000      | 100111 0010  | 011000 1101  |
| D1.4      | 81                 | 100 00001      | 011101 0010  | 100010 1101  |
| D2.4      | 82                 | 100 00010      | 101101 0010  | 010010 1101  |
| D3.4      | 83                 | 100 00011      | 110001 1101  | 110001 0010  |
| D4.4      | 84                 | 100 00100      | 110101 0010  | 001010 1101  |
| D5.4      | 85                 | 100 00101      | 101001 1101  | 101001 0010  |
| D6.4      | 86                 | 100 00110      | 011001 1101  | 011001 0010  |
| D7.4      | 87                 | 100 00111      | 111000 1101  | 000111 0010  |
| D8.4      | 88                 | 100 01000      | 111001 0010  | 000110 1101  |
| D9.4      | 89                 | 100 01001      | 100101 1101  | 100101 0010  |
| D10.4     | 8A                 | 100 01010      | 010101 1101  | 010101 0010  |
| D11.4     | 8B                 | 100 01011      | 110100 1101  | 110100 0010  |
| D12.4     | 8C                 | 100 01100      | 001101 1101  | 001101 0010  |

**Table 4-1. Data Character Encodings** 

| Character | Character      | Character Bits | Current RD – | Current RD + |
|-----------|----------------|----------------|--------------|--------------|
| Name      | Value<br>(hex) | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D13.4     | 8D             | 100 01101      | 101100 1101  | 101100 0010  |
| D14.4     | 8E             | 100 01110      | 011100 1101  | 011100 0010  |
| D15.4     | 8F             | 100 01111      | 010111 0010  | 101000 1101  |
| D16.4     | 90             | 100 10000      | 011011 0010  | 100100 1101  |
| D17.4     | 91             | 100 10001      | 100011 1101  | 100011 0010  |
| D18.4     | 92             | 100 10010      | 010011 1101  | 010011 0010  |
| D19.4     | 93             | 100 10011      | 110010 1101  | 110010 0010  |
| D20.4     | 94             | 100 10100      | 001011 1101  | 001011 0010  |
| D21.4     | 95             | 100 10101      | 101010 1101  | 101010 0010  |
| D22.4     | 96             | 100 10110      | 011010 1101  | 011010 0010  |
| D23.4     | 97             | 100 10111      | 111010 0010  | 000101 1101  |
| D24.4     | 98             | 100 11000      | 110011 0010  | 001100 1101  |
| D25.4     | 99             | 100 11001      | 100110 1101  | 100110 0010  |
| D26.4     | 9A             | 100 11010      | 010110 1101  | 010110 0010  |
| D27.4     | 9B             | 100 11011      | 110110 0010  | 001001 1101  |
| D28.4     | 9C             | 100 11100      | 001110 1101  | 001110 0010  |
| D29.4     | 9D             | 100 11101      | 101110 0010  | 010001 1101  |
| D30.4     | 9E             | 100 11110      | 011110 0010  | 100001 1101  |
| D31.4     | 9F             | 100 11111      | 101011 0010  | 010100 1101  |
| D0.5      | A0             | 101 00000      | 100111 1010  | 011000 1010  |
| D1.5      | A1             | 101 00001      | 011101 1010  | 100010 1010  |
| D2.5      | A2             | 101 00010      | 101101 1010  | 010010 1010  |
| D3.5      | A3             | 101 00011      | 110001 1010  | 110001 1010  |
| D4.5      | A4             | 101 00100      | 110101 1010  | 001010 1010  |
| D5.5      | A5             | 101 00101      | 101001 1010  | 101001 1010  |
| D6.5      | A6             | 101 00110      | 011001 1010  | 011001 1010  |
| D7.5      | A7             | 101 00111      | 111000 1010  | 000111 1010  |
| D8.5      | A8             | 101 01000      | 111001 1010  | 000110 1010  |
| D9.5      | A9             | 101 01001      | 100101 1010  | 100101 1010  |
| D10.5     | AA             | 101 01010      | 010101 1010  | 010101 1010  |
| D11.5     | AB             | 101 01011      | 110100 1010  | 110100 1010  |
| D12.5     | AC             | 101 01100      | 001101 1010  | 001101 1010  |
| D13.5     | AD             | 101 01101      | 101100 1010  | 101100 1010  |
| D14.5     | AE             | 101 01110      | 011100 1010  | 011100 1010  |
| D15.5     | AF             | 101 01111      | 010111 1010  | 101000 1010  |
| D16.5     | В0             | 101 10000      | 011011 1010  | 100100 1010  |

**Table 4-1. Data Character Encodings** 

| Character | Character      | Character Bits | Current RD – | Current RD + |
|-----------|----------------|----------------|--------------|--------------|
| Name      | Value<br>(hex) | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D17.5     | B1             | 101 10001      | 100011 1010  | 100011 1010  |
| D18.5     | B2             | 101 10010      | 010011 1010  | 010011 1010  |
| D19.5     | В3             | 101 10011      | 110010 1010  | 110010 1010  |
| D20.5     | B4             | 101 10100      | 001011 1010  | 001011 1010  |
| D21.5     | В5             | 101 10101      | 101010 1010  | 101010 1010  |
| D22.5     | В6             | 101 10110      | 011010 1010  | 011010 1010  |
| D23.5     | В7             | 101 10111      | 111010 1010  | 000101 1010  |
| D24.5     | В8             | 101 11000      | 110011 1010  | 001100 1010  |
| D25.5     | В9             | 101 11001      | 100110 1010  | 100110 1010  |
| D26.5     | BA             | 101 11010      | 010110 1010  | 010110 1010  |
| D27.5     | BB             | 101 11011      | 110110 1010  | 001001 1010  |
| D28.5     | ВС             | 101 11100      | 001110 1010  | 001110 1010  |
| D29.5     | BD             | 101 11101      | 101110 1010  | 010001 1010  |
| D30.5     | BE             | 101 11110      | 011110 1010  | 100001 1010  |
| D31.5     | BF             | 101 11111      | 101011 1010  | 010100 1010  |
| D0.6      | C0             | 110 00000      | 100111 0110  | 011000 0110  |
| D1.6      | C1             | 110 00001      | 011101 0110  | 100010 0110  |
| D2.6      | C2             | 110 00010      | 101101 0110  | 010010 0110  |
| D3.6      | СЗ             | 110 00011      | 110001 0110  | 110001 0110  |
| D4.6      | C4             | 110 00100      | 110101 0110  | 001010 0110  |
| D5.6      | C5             | 110 00101      | 101001 0110  | 101001 0110  |
| D6.6      | C6             | 110 00110      | 011001 0110  | 011001 0110  |
| D7.6      | C7             | 110 00111      | 111000 0110  | 000111 0110  |
| D8.6      | C8             | 110 01000      | 111001 0110  | 000110 0110  |
| D9.6      | C9             | 110 01001      | 100101 0110  | 100101 0110  |
| D10.6     | CA             | 110 01010      | 010101 0110  | 010101 0110  |
| D11.6     | СВ             | 110 01011      | 110100 0110  | 110100 0110  |
| D12.6     | CC             | 110 01100      | 001101 0110  | 001101 0110  |
| D13.6     | CD             | 110 01101      | 101100 0110  | 101100 0110  |
| D14.6     | CE             | 110 01110      | 011100 0110  | 011100 0110  |
| D15.6     | CF             | 110 01111      | 010111 0110  | 101000 0110  |
| D16.6     | D0             | 110 10000      | 011011 0110  | 100100 0110  |
| D17.6     | D1             | 110 10001      | 100011 0110  | 100011 0110  |
| D18.6     | D2             | 110 10010      | 010011 0110  | 010011 0110  |
| D19.6     | D3             | 110 10011      | 110010 0110  | 110010 0110  |
| D20.6     | D4             | 110 10100      | 001011 0110  | 001011 0110  |

**Table 4-1. Data Character Encodings** 

| Character | Character<br>Value | Character Bits | Current RD – | Current RD + |
|-----------|--------------------|----------------|--------------|--------------|
| Name      | (hex)              | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D21.6     | D5                 | 110 10101      | 101010 0110  | 101010 0110  |
| D22.6     | D6                 | 110 10110      | 011010 0110  | 011010 0110  |
| D23.6     | D7                 | 110 10111      | 111010 0110  | 000101 0110  |
| D24.6     | D8                 | 110 11000      | 110011 0110  | 001100 0110  |
| D25.6     | D9                 | 110 11001      | 100110 0110  | 100110 0110  |
| D26.6     | DA                 | 110 11010      | 010110 0110  | 010110 0110  |
| D27.6     | DB                 | 110 11011      | 110110 0110  | 001001 0110  |
| D28.6     | DC                 | 110 11100      | 001110 0110  | 001110 0110  |
| D29.6     | DD                 | 110 11101      | 101110 0110  | 010001 0110  |
| D30.6     | DE                 | 110 11110      | 011110 0110  | 100001 0110  |
| D31.6     | DF                 | 110 11111      | 101011 0110  | 010100 0110  |
| D0.7      | E0                 | 111 00000      | 100111 0001  | 011000 1110  |
| D1.7      | E1                 | 111 00001      | 011101 0001  | 100010 1110  |
| D2.7      | E2                 | 111 00010      | 101101 0001  | 010010 1110  |
| D3.7      | E3                 | 111 00011      | 110001 1110  | 110001 0001  |
| D4.7      | E4                 | 111 00100      | 110101 0001  | 001010 1110  |
| D5.7      | E5                 | 111 00101      | 101001 1110  | 101001 0001  |
| D6.7      | E6                 | 111 00110      | 011001 1110  | 011001 0001  |
| D7.7      | E7                 | 111 00111      | 111000 1110  | 000111 0001  |
| D8.7      | E8                 | 111 01000      | 111001 0001  | 000110 1110  |
| D9.7      | E9                 | 111 01001      | 100101 1110  | 100101 0001  |
| D10.7     | EA                 | 111 01010      | 010101 1110  | 010101 0001  |
| D11.7     | EB                 | 111 01011      | 110100 1110  | 110100 1000  |
| D12.7     | EC                 | 111 01100      | 001101 1110  | 001101 0001  |
| D13.7     | ED                 | 111 01101      | 101100 1110  | 101100 1000  |
| D14.7     | EE                 | 111 01110      | 011100 1110  | 011100 1000  |
| D15.7     | EF                 | 111 01111      | 010111 0001  | 101000 1110  |
| D16.7     | F0                 | 111 10000      | 011011 0001  | 100100 1110  |
| D17.7     | F1                 | 111 10001      | 100011 0111  | 100011 0001  |
| D18.7     | F2                 | 111 10010      | 010011 0111  | 010011 0001  |
| D19.7     | F3                 | 111 10011      | 110010 1110  | 110010 0001  |
| D20.7     | F4                 | 111 10100      | 001011 0111  | 001011 0001  |
| D21.7     | F5                 | 111 10101      | 101010 1110  | 101010 0001  |
| D22.7     | F6                 | 111 10110      | 011010 1110  | 011010 0001  |
| D23.7     | F7                 | 111 10111      | 111010 0001  | 000101 1110  |
| D24.7     | F8                 | 111 11000      | 110011 0001  | 001100 1110  |

**Table 4-1. Data Character Encodings** 

| Character | Character<br>Value | Character Bits | Current RD – | Current RD + |
|-----------|--------------------|----------------|--------------|--------------|
| Name      | (hex)              | HGF EDCBA      | abcdei fghj  | abcdei fghj  |
| D25.7     | F9                 | 111 11001      | 100110 1110  | 100110 0001  |
| D26.7     | FA                 | 111 11010      | 010110 1110  | 010110 0001  |
| D27.7     | FB                 | 111 11011      | 110110 0001  | 001001 1110  |
| D28.7     | FC                 | 111 11100      | 001110 1110  | 001110 0001  |
| D29.7     | FD                 | 111 11101      | 101110 0001  | 010001 1110  |
| D30.7     | FE                 | 111 11110      | 011110 0001  | 100001 1110  |
| D31.7     | FF                 | 111 11111      | 101011 0001  | 010100 1110  |

**Table 4-2. Special Character Encodings** 

| Character | Character<br>Value | Character Bits<br>HGF EDCBA | Current RD – | Current RD + | Notes |
|-----------|--------------------|-----------------------------|--------------|--------------|-------|
| Name      | (hex)              |                             | abcdei fghj  | abcdei fghj  | Notes |
| K28.0     | 1C                 | 000 11100                   | 001111 0100  | 110000 1011  |       |
| K28.1     | 3C                 | 001 11100                   | 001111 1001  | 110000 0110  | 2,3   |
| K28.2     | 5C                 | 010 11100                   | 001111 0101  | 110000 1010  | 1     |
| K28.3     | 7C                 | 011 11100                   | 001111 0011  | 110000 1100  |       |
| K28.4     | 9C                 | 100 11100                   | 001111 0010  | 110000 1101  | 1     |
| K28.5     | ВС                 | 101 11100                   | 001111 1010  | 110000 0101  | 2     |
| K28.6     | DC                 | 110 11100                   | 001111 0110  | 110000 1001  | 1     |
| K28.7     | FC                 | 111 11100                   | 001111 1000  | 110000 0111  | 1,2   |
| K23.7     | F7                 | 111 10111                   | 111010 1000  | 000101 0111  | 1     |
| K27.7     | FB                 | 111 11011                   | 110110 1000  | 001001 0111  |       |
| K29.7     | FD                 | 111 11101                   | 101110 1000  | 010001 0111  |       |
| K30.7     | FE                 | 111 11110                   | 011110 1000  | 100001 0111  | 1     |

#### Notes

- 1. Reserved code-group.
- 2. The code-group contain a comma.
- 3. A Reserved code-group for Idle Sequence 1

The "comma" is an important element of 8b/10b encoding. A comma is a pattern of 7 bits that is used by receivers to acquire code-group boundary alignment. Two commas patterns are defined, 0b0011111 (comma+) and 0b1100000 (comma-). The pattern occurs in bits **abcdeif** of the special characters K28.1, K28.5 and K28.7. Within the code-group set, it is a singular bit pattern, which, in the absence of transmission errors, cannot appear in any other location of a code-group and cannot

be generated across the boundaries of any two adjacent code-groups with the following exception:

The /K28.7/ special code-group when followed by any of the data code-groups /D3.y/, /D11.y/, /D12.y/, /D19.y/, /D20.y/, /D28.y/, or /K28.y/, where y is an integer in the range 0 through 7, may (depending on the value of running disparity) cause a comma to be generated across the boundary of the two code-groups. A comma that is generated across the boundary between two adjacent code-groups may cause the receiver to change the 10-bit code-group alignment. As a result, the /K28.7/ special code-group may be used for test and diagnostic purposes only.

# 4.5.7 Special Characters and Columns

Table 4-3 defines the special characters and columns of special characters used by LP-Serial links. Special characters are used for the following functions:

- 1. Alignment to code-group (10-bit) boundaries on lane-by-lane basis.
- 2. Alignment of the receive data stream across N lanes.
- 3. Marking the start of the IDLE2 CS field
- 4. Clock rate compensation between receiver and transmitter.
- 5. Control symbol delimiting.

**Table 4-3. Special Characters and Columns** 

| Code-Group/Column<br>Designation | Code-Group/Column<br>Use           | Number of<br>Code-groups | Encoding            |
|----------------------------------|------------------------------------|--------------------------|---------------------|
| /PD/                             | Packet_Delimiter Control<br>Symbol | 1                        | /K28.3/             |
| /SC/                             | Start_of_Control_Symbol            | 1                        | /K28.0/             |
| /K/                              | Sync                               | 1                        | /K28.5/             |
| /R/                              | Skip                               | 1                        | /K29.7/             |
| /A/                              | Align                              | 1                        | /K27.7/             |
| /M/                              | Mark                               | 1                        | /K28.1/             |
| / <b>I</b> /                     | Idle                               | 1                        |                     |
| K                                | Sync column                        | N                        | a column of /K28.5/ |
| R                                | Skip column                        | N                        | a column of /K29.7/ |
| A                                | Align column                       | N                        | a column of /K27.7/ |
| M                                | Mark column                        | N                        | a column of /K28.1/ |
| $  \mathbf{I}  $                 | Idle column                        | N                        | a column of Idle    |

#### 4.5.7.1 Packet Delimiter Control Symbol (/PD/)

PD and /PD/ are aliases for respectively the K28.3 character and the /K28.3/ code-group which are used to delimit a control symbol that contains a packet delimiter.

#### 4.5.7.2 Start of Control Symbol (/SC/)

SC and /SC/ are aliases for respectively the K28.0 character and the /K28.0/ code-group which are used to delimit a control symbol that does not contain a packet delimiter.

#### 4.5.7.3 Idle (/I/)

I and /I/ are aliases for respectively any of the idle sequence characters and idle sequence code-groups.

#### 4.5.7.4 Sync (/K/)

K and /K/ are aliases for respectively the K28.5 character and the /K28.5/ code-group which are used in idle sequences to provide the receiver with the information it requires to achieve and maintain bit and 10-bit code-group boundary synchronization. /K28.5/ was selected as the Sync character as it contains the comma pattern in bits **abcdeif** which is required to locate the code-group boundaries and it provides the maximum number of transitions in bits **ghj**.

#### 4.5.7.5 Skip (/R/)

R and /R/ are aliases for respectively the K29.7 character and the /K29.7/ code-group which are used in the idle sequences and in the clock compensation sequence.

# 4.5.7.6 Align (/A/)

A and /A/ are aliases for respectively the K27.7 character and the /K27.7/ code-group which are used in idle sequences and for lane alignment on links operating in Nx mode.

#### 4.5.7.7 Mark (/M/)

M and /M/ are aliases for respectively the K28.1 character and the /K28.1/ code-group which are used in Idle Sequence 2 to provide the receiver with the information it requires to achieve and maintain 10-bit code-group boundary synchronization and to mark the location of the Idle frame CS field.

#### 4.5.7.8 Illegal

A special character and its associated code-group that is defined by the 8b/10b code, but not specified for use by the LP-Serial protocol are declared to be an "illegal" character and "illegal" code-group respectively. The special characters K23.7,

K28.2, K28.4, K28.6, K28.7 and K30.7 are illegal characters, and if a link is operating with Idle Sequence 1, K28.1 is also an illegal character.

# **4.5.8** Effect of Single Bit Code-Group Errors

Except in receivers using decision feedback equalization (DFE), single bit code-group errors will be the dominant code-group error by many orders of magnitude. It is therefore useful to know the variety of code-group corruptions that can be caused by a single bit error.

Table 4-4 lists all possible code-group corruptions that can be caused by a single-bit error. The notation /X/ => /Y/ means that the code-group for the character X has been corrupted by a single-bit error into the code-group for the character Y. If the corruption results in a code-group that is invalid for the current receiver running disparity, the notation /X/ => /INVALID/ is used. The table provides the information required to deterministically detect all isolated single bit transmission errors on links operating with idle sequence 1 and Control Symbol 24.

**Table 4-4. Code-Group Corruption Caused by Single Bit Errors** 

| Corruption                   | Detection on links using idle sequence 1 and Control Symbol 24                                                                                                                                                                                                                                                                     |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /SC/ => /INVALID/            | Detectable as an error when decoding the code-group.  When this error occurs within a packet, it is indistinguishable from a /Dx.y/ => /INVALID/.  When this error occurs outside of a packet, the type of error can be inferred from whether the /INVALID/ is followed by the three /Dx.y/ that comprise the control symbol data. |
| /PD/ => /INVALID/            | Detectable as an error when decoding the code-group.  When this error occurs within a packet, it is indistinguishable from a /Dx.y/ => /INVALID/.  When this error occurs outside of a packet, the type of error can be inferred from whether the /INVALID/ is followed by the three /Dx.y/ that comprise the control symbol data. |
| /A/, /K/  or  /R/ => /Dx.y/  | Detectable as an error as /Dx.y/ is illegal outside of a packet or control symbol and /A/, /K/ and /R/ are illegal within a packet or control symbol.                                                                                                                                                                              |
| /A/, /K/ or /R/ => /INVALID/ | Detectable as an error when decoding the code-group.                                                                                                                                                                                                                                                                               |
| /Dx.y/ => /A/, /K/ or /R/    | Detectable as an error as /A/, /K/ and /R/ are illegal within a packet or control symbol and /Dx.y/ is illegal outside of a packet or control symbol.                                                                                                                                                                              |
| /Dx.y/ => /INVALID/          | Detectable as an error when decoding the code-group.                                                                                                                                                                                                                                                                               |
| /Dx.y/ => /Du.v/             | Detectable as an error by the packet or control symbol CRC. The error will also result in a subsequent unerrored code-group being decoded as INVALID, but that resulting INVALID code-group may occur an arbitrary number of code-groups after the errored code-group.                                                             |

# 4.6 LP-Serial Link Widths

LP-Serial links may have 1, 2, 4, 8, or 16 lanes per direction. All LP-Serial ports shall support operation on links with one lane per direction (1x mode) and may

optionally support operation over links with 2, 4, 8 and/or 16 lanes per direction (respectively 2x mode, 4x mode, 8x mode and 16x mode). For example, a port that supports operation over 8 lanes per direction (8x mode) must also support operation over one lane per direction (1x mode) and may optionally also support operation over 2 and/or 4 lanes per direction (2x mode and/or 4x mode). The requirement that all LP-Serial ports support 1x mode is to ensure that any pair of LP-Serial ports that are capable of operating at the same baud rate also support a common link width over which they can always communicate with each other.

LP-Serial ports that support operation over two or more lanes per direction shall support 1x mode operation over two of those lanes, lane 0 and lane R (the redundancy lane). If the port supports operation over at most two lanes per direction (2x mode), lane R shall be lane 1. If the port supports operation over more than two lanes, lane R shall be lane 2. Requiring ports that support operation over links with two or more lanes per direction to also support 1x mode over two lanes per direction provides a redundant fallback capability that allows communication over the link at reduced bandwidth in the presence of lane failure, regardless of the lane that fails.

# 4.7 Idle Sequence

An idle sequence is a sequence of characters, code-groups after 8b/10b encoding, that is transmitted by a LP-Serial port on each of its active output lanes when the port is not initialized and, when the port is initialized, there is nothing else to transmit. At a minimum, an idle sequence provides the information required by a LP-Serial receiver to acquire and retain bit, code-group and lane alignment and contains clock compensation sequences.

Two idles sequences are defined, Idle Sequence 1, which is referred to as IDLE1, and Idle sequence 2, which is referred to as IDLE2. Both sequences contain the /K/, /A/ and /R/ special code-groups that are required respectively for establishing code-group and lane alignment in the LP-Serial receiver and providing clock compensation.

IDLE1 was the first idle sequence defined for LP-Serial links and is unchanged from the IDLE specified in Rev. 1.3 of this specification. It is based on and is very similar to the idle sequence used by XAUI, an interconnect that is defined in Clause 47 of IEEE Standard 802.3. IDLE1 was designed for LP-Serial Baud Rate Class 1 links and transmitters and receivers that do not use adaptive equalization. IDLE1 provides only the minimum idle sequence functionality.

IDLE2 was designed for LP-Serial Baud Rate Class 2 links and transmitters and receivers using adaptive equalization. In addition to the minimum idle sequence functionality, IDLE2 provides link width, lane identification and lane polarity information, randomized data for equalizer training and a command and status channel for receiver control of the transmit equalizer.

When idle is transmitted by a LP-Serial port, an idle sequence shall be transmitted on each of the port's active output lanes. Ports operating in Nx mode shall not stripe the idle sequence across the active lanes; there is an idle sequence for each of the N lanes.

An uninitialized LP-Serial port (state variable port\_initialized not asserted) shall continuously transmit an idle sequence on all active output lanes. An initialized LP-Serial port (state variable port\_initialized asserted) shall transmit an idle sequence on each of its active output lanes when there is nothing else to transmit. An idle sequence may not be inserted in a packet or control symbol. An initialized LP-Serial port that becomes uninitialized while transmitting a packet or control symbol may transmit several code-groups per lane of the packet and/or control symbol before beginning the transmission of an idle sequence.

On links operating in 1x mode, the first code-group of the idle sequence shall immediately follow the last code-group of the preceding control symbol. When a link is operating in Nx mode, the first column of N idle code-groups shall immediately follow the column containing the last code-groups of the preceding control symbol.

# 4.7.1 Clock Compensation Sequence

The "clock compensation sequence" is four character sequence comprised of a K special character immediately followed by three R special characters (K,R,R,R). Clock compensation sequences are transmitted as part of idle sequences.

A port shall transmit a clock compensation sequence on each of its active output lanes at least once every 5000 characters transmitted per lane by the port. When a clock compensation sequence is transmitted, the entire 4 character sequence shall be transmitted. When transmitted by a port operating in Nx mode, the clock compensation sequence shall be transmitted in parallel on all N lanes resulting in the column sequence ||K||R||R||.

Since a packet or delimited control symbol may not be interrupted by an idle sequence, it is recommended that a port transmit a clock compensation sequence on each of its active output lanes at least once every 4096 characters transmitted per lane by the port. This requirement implies that the flow of packets and delimited control symbols available from the upper layers can be interrupted long enough to transmit an idle sequence containing a clock compensation sequence.

The compensation sequence allows retimers (discussed in Section 4.11) to compensate for up to a  $\pm$ -200 ppm difference between input bit rate and output bit rate. Both rates have a  $\pm$ -100 ppm tolerance. It may also be used to allow the input side of an end point port to compensate for up to a  $\pm$ -200 ppm difference between the input bit rate and the bit rate of the device core which may be running off a different clock. This is done by dropping or adding an  $\pm$ 1 immediately following a

/K/ in 1x mode or an ||R|| immediately following a ||K|| in Nx mode as needed to avoid overrun or underrun.

# 4.7.2 Idle Sequence 1 (IDLE1)

Idle Sequence 1 is a sequence of the special characters A, K and R. The sequence is 8b/10b encoded before transmission, yielding a sequence of the special code-groups /A/, /K/ and /R/ that is transmitted on the link.

The IDLE1 sequence shall comply with the following requirements:

- 1. Each instance of an IDLE1 sequence shall begin with the K special character.
- 2. The second, third and fourth characters of each IDLE1 sequence may be the R special character. This allows the first four characters of an IDLE1 sequence to be K,R,R,R, the "clock compensation sequence".
- 3. Except when generating the clock compensation sequence, all characters following the first character of an IDLE1 shall be a randomly selected sequence of A, K and R special characters that is based on a pseudo-random sequence generator of 7th degree or greater and subject to minimum and maximum requirements on the spacing of the A special characters. The pseudo-random selection of characters in the idle sequence results in a sequence code-groups whose spectrum has no discrete lines which helps control the EMI of long idle sequences.
- 4. The number of non-A special characters between A special characters within an IDLE1 sequence shall be no less than 16 and no more than 31. The number shall be pseudo-randomly selected based on a pseudo-random sequence generator of 7th degree of greater. Ideally, the number of non-A characters separating A characters should be uniformly distributed across the range of 16 through 31. However, the IDLE1 spectrum appears to be relatively insensitive to the actual distribution.
- 5. The requirement on the number of characters between successive A special characters should be maintained between successive IDLE1 sequences to ensure that two successive A special characters are always separated by at least 16 non-A characters.
- 6. Except when transmitting a clock compensation sequence, an IDLE1 sequence may be of any length and may be terminated after any code-group.
- 7. Each instance of IDLE1 shall be a new IDLE1 sequence that is unrelated to any previous IDLE1 sequence. Once transmission of an IDLE1 sequence has begun, the sequence may only be terminated. It may not be interrupted or stalled and then continued later.
- 8. When a port transmitting IDLE1 is operating in Nx mode, the port shall transmit the identical sequence of A, K and R special characters in parallel on each of the N lanes and the N idle sequences shall be aligned across the lanes such that the initial /K/ of the N sequences shall all occur in the same column

and the last code-group of the N sequences shall all occur in the same column. As a result, the IDLE1 sequence will appear as a sequence of the columns  $\|K\|$ ,  $\|R\|$  and  $\|A\|$  at the transmitter output.

# 4.7.3 Idle Sequence 1 Generation

A primitive polynomial of at least 7th degree is recommended as the generating polynomial for the pseudo-random sequence that is used in the generation of the idle sequence. The polynomials  $x^7 + x^6 + 1$  and  $x^7 + x^3 + 1$  are examples of primitive 7th degree polynomials which may be used as generator polynomials. The pseudo-random sequence generator is clocked (generates a new pseudo-random sequence value) once per idle sequence code-group (column). Four of the pseudo-random sequence generator state bits may be selected to generate the pseudo-random value for /A/ spacing. The selection of the state bits and their weighting has a significant effect of the distribution of values for /A/ spacing. Any other state bit or logical function of state bits may be selected as the /K/ vs. /R/ selector.

Figure 4-4 shows an example circuit illustrating how this may be done. The clock ticks whenever a code-group or column is transmitted. Send\_idle is asserted whenever an idle sequence begins. The equations indicate the states in which to transmit the indicated idle code-group, except when the compensation sequence is being transmitted. Any equivalent method is acceptable.



```
send_K = send_idle \& (!send_idle_dlyd \mid send_idle_dlyd \& !Acntr_eq_zero \& pseudo_random_bit) \\ send_A = send_idle \& send_idle_dlyd \& Acntr_eq_zero \\ send_R = send_idle \& send_idle_dlyd \& !Acntr_eq_zero \& !pseudo_random_bit \\ \\
```

Figure 4-4. Example of a Pseudo-Random Idle Code-Group Generator

# 4.7.4 Idle Sequence 2 (IDLE2)

IDLE 2 is a sequence of data characters and the special characters A, K, M and R. The character sequence is 8b/10b encoded before transmission, yielding a sequence of data code-groups and the special /A/, /K/, /M/ and /R/ code-groups that are transmitted on the link.

The IDLE sequence 2 shall be comprised of a continuous sequence of idle frames and clock compensation sequences. Subject to the following requirements, the exact order of idle frames and clock compensation sequences in an IDLE 2 sequence is implementation dependent.

- 1. The minimum clock compensation sequence density (clock compensation sequences per characters transmitted per lane) shall comply with the requirements specified in Section 4.7.1, "Clock Compensation Sequence".
- 2. Each clock compensation sequence shall be followed by an idle frame.
- 3. Each idle frame shall be followed by either a clock compensation sequence or another idle frame.

4. When a port is operating in Nx mode, the sequence of clock compensation sequences and idle frames shall be the same for all N lanes.

After a port using IDLE2 is initialized (the port initialization state variable port\_initialized is asserted), the port may terminate an IDLE2 sequence after any character of an idle frame to transmit a control symbol or a SYNC sequence immediately followed by a link-request control symbol subject to the following requirements:

- 1. Each M special character transmitted that is part of the idle frame random data field shall be followed by a minimum of four (4) random data field random data characters.
- 2. The sequence of four (4) M special characters at the beginning of a CS field marker shall not be truncated.
- 3. A port operating in Nx mode shall terminate an IDLE2 sequence at exactly the same character position in the sequence for each of the N lanes.

Each instance of IDLE2 shall be a new IDLE2 sequence that is unrelated to any previous IDLE2 sequence. Once transmission of an IDLE2 sequence has begun, the sequence may only be terminated. It may not be interrupted or stalled and then continued later.

When a port transmitting IDLE2 is operating in Nx mode, the port shall transmit IDLE2 sequences in parallel on each of the N lanes. The sequences will be similar, but not identical because the information carried in the CS Field Marker will differ from lane to lane and the information carried in the CS Field may also differ from lane to lane. The IDLE2 sequences transmitted on each of the N lanes shall be aligned across the lanes such that the first character of the N idle sequences shall all occur in the same column and the last character of the N idle sequences shall all occur in the same column. As a result, the IDLE2 sequence will appear at the transmitter output as a sequence of the columns  $\|K\|$ ,  $\|R\|$ ,  $\|M\|$  and  $\|A\|$  and columns containing only data code-groups.

#### **4.7.4.1** Idle Frame

Each idle frame shall be composed of three parts, a random data field, a command and status (CS) field marker and an encoded CS field as shown in Figure 4-5.



Figure 4-5. Idle Sequence 2 Idle Frame

#### 4.7.4.1.1 IDLE Sequence 2 Random Data Field

The IDLE2 random data field shall contain pseudo-random data characters and the A and M special characters. The total length of the random data field shall be no less than 509 and no more than 515 characters. The idle field shall comply with the following requirements.

- 1. Unless otherwise specified, the characters comprising the random data field shall be pseudo-random data characters.
- 2. The random data field of an idle frame that immediately follows a clock compensation sequence shall begin with a M special character. Otherwise, the random data field of an idle frame shall begin with a pseudo-random data character.
- 3. Unless otherwise specified, the pseudo-random data characters in the random data field shall occur in contiguous sequences of not less than 16 and no more than 31 pseudo-random characters. The length of each contiguous sequence shall be pseudo-randomly selected. The lengths of the contiguous sequences should be uniformly distributed across the range of 16 to 31 characters. Adjacent contiguous sequences shall be separated by a single A or M special character. Each separator shall be pseudo-randomly selected. The probability of selecting the A or M special character for a given separator should be equal. The last four (4) characters of the random data field shall be pseudo-random data characters. The length of the first contiguous sequence of pseudo-random characters in the random data field shall be no less than 16 and no more than 35 characters. The length of the last contiguous sequence of pseudo-random characters in the random data field shall be no less than 4 and no more than 35 characters.
- 4. Each random data field that is transmitted on a given lane of a link shall be generated by first generating a prototype random data field using the above rules, but with a D0.0 character in the place of each pseudo-random data character, and then scrambling the prototype random data field with the transmit scrambler for that lane. The scrambling shall be done in exactly the same manner as packet and control symbol data characters are scrambled. The scrambler, the scrambling method and the scrambling rules are specified in Section 4.8.1, "Scrambling Rules".
- 5. When a port is operating in Nx mode, the location A or M special characters in a random data field shall be identical for all N lanes. If the k<sup>th</sup> character of a random data field transmitted on lane 0 is an A (M) special character, the k<sup>th</sup> character of the random data fields transmitted on lanes 1 through N-1 is also an A (M) special character.

Generating the random data field pseudo-random data characters by scrambling D0.0 characters results in the output serial random data bit stream being the scrambling sequence. This allows the receiver to recover the descrambler seed from the received idle frame random data field. It also allows the receiver to verify that

the lane descramblers are synchronized to the incoming data stream. If a lane descrambler is correctly synchronized, the pseudo-random data characters in the idle frame random data field will all descramble to D0.0 characters.

#### 4.7.4.1.2 IDLE Sequence 2 CS Field Marker

The CS field marker indicates the beginning of the command and status (CS) field and provides information about the link polarity, link width and lane numbering.

The CS field marker shall be the 8 character sequence

M, M, M, M, D21.5, Dx.y, D21.5, 
$$\overline{Dx.y}$$

where

x, the least significant 5 bits of Dx.y, encodes lane\_number[0-4], the number of the lane within the port,

y, the most significant 3 bits of Dx.y, encodes active\_link\_width[0-2], the active width of the port and

 $\overline{Dx.y}$  is the bit wise complement of Dx.y.

As shown above, the CS frame marker characters shall be transmitted from left to right. The first character transmitted is M, the last character transmitted is  $\overline{Dx.y}$ .

The "M, M, M," sequence that begins the CS field marker is unique and is used to locate the start of the CS data field. The sequence occurs only between the Idle Sequence 2 idle frame random data and CS fields. It never occurs in control symbols or packet data and can not be created by an isolated burst error of 11 bits or less at the code-group level.

The character D21.5 provides lane polarity indication. The 8b/10b encoding of D21.5 is independent of running disparity. If the lane polarity is inverted, the character will decode as D10.2.

If the decoding of the D21.5 characters in the CS field marker is used to detect lane polarity inversion, then consideration shall be given to Section 4.7.4 that allows a CS field marker to be terminated at any point after the initial four M characters of the marker. D21.5 or D10.2 characters can occur in the control symbol and/or packet immediately following the truncated CS field marker in such a pattern that it falsely appears that lane polarity is inverted. Therefore, it is recommended that lane polarity checking mechanisms, if present, should test only correctly formed CS Field Markers, require a consistent indication of lane polarity over multiple CS field markers, and make the lane polarity decision as early in the link initialization process as possible. The lane polarity determination for any of a port's lanes shall not be changed when the state machine variable port\_initialized is asserted.

The active\_port\_width field shall be encoded as specified in Table 4-5.

**Table 4-5. Active Port Width Field Encodings** 

| y | active_link_width[0-2] | Link mode                | Notes |
|---|------------------------|--------------------------|-------|
| 0 | 0ь000                  | 1x                       |       |
| 1 | 0b001                  | 2x                       |       |
| 2 | 0b010                  | 4x                       |       |
| 3 | 0b011                  | 8x                       |       |
| 4 | 0b100                  | 16x                      |       |
| 5 | 0b101                  | 1x on lanes 0, 1 and 2   | 3     |
| 6 | 0b110                  | 1x on both lanes 0 and 1 | 1     |
| 7 | 0b111                  | 1x on both lanes 0 and 2 | 2     |

#### Notes

- 1. Used when a 2x port is operating in 1x mode.
- 2. Used when a 4x, 8x, or 16x port is operating in 1x mode.
- 3. Used when a 1x/2x/Nx port is operating in 1x mode. Some early implementations may report this mode as an active\_link\_width of 0b110 or 0b111 instead of 0b101.

The lane\_number field shall be encoded as specified in Table 4-6.

**Table 4-6. Lane Number Field Encodings** 

| x     | lane_number[0-4]  | lane number |
|-------|-------------------|-------------|
| 0     | 0ь00000           | 0           |
| 1     | 0ь00001           | 1           |
| 2     | 0b00010           | 2           |
| 3     | 0b00011           | 3           |
| 4     | 0b00100           | 4           |
| 5     | 0b00101           | 5           |
| 6     | 0b00110           | 6           |
| 7     | 0b00111           | 7           |
| 8     | 0b01000           | 8           |
| 9     | 0b01001           | 9           |
| 10    | 0b01010           | 10          |
| 11    | 0b01011           | 11          |
| 12    | 0b01100           | 12          |
| 13    | 0b01101           | 13          |
| 14    | 0b01110           | 14          |
| 15    | 0b01111           | 15          |
| 16-31 | 0b10000 - 0b11111 | Reserved    |

A CS field marker whose first four characters are not all M special characters, fifth and seventh characters are not both D21.5 or D10.2 or sixth and eight character are not the bit wise complements of each other shall be determined to be corrupted. A received CS field marker that is determined to be truncated and/or corrupted shall be

ignored and discarded. Any error detected in a truncated and/or corrupted CS field marker that is determined to be the result of a transmission error and not the result of truncation, such as an "invalid" or "illegal" character, shall be reported as an input error.

#### 4.7.4.1.3 IDLE2 Command and Status Field (CS field)

The CS field allows a port to provide certain status information about itself to the connected port and to control the transmit emphasis settings of the connected port if the connected port supports adaptive transmit emphasis.

The CS field shall have 32 information bits, cs\_field[0-31], and 32 check bits, cs\_field[32-63]. The check bits cs\_field[32-63] shall be the bit wise complement of the information bits cs\_field[0-31] respectively.

The CS field bits are defined in Table 4-7.

**Table 4-7. Command and Status Field Encodings** 

| CS_field bit(s) | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | CMD - Command This bit indicates to the connected port when an emphasis update command is present 0b0 - no request present 0b1 - request present                                                                                                                                                                                                                                                                                                                              |
| 1               | Implementation defined                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2               | Receiver trained When the lane receiver controls any transmit or receive adaptive equalization, this bit indicates whether or not all adaptive equalizers controlled by the lane receiver are trained 0b0 - One or more adaptive equalizers are controlled by the lane receiver and at least one of those adaptive equalizers is not trained 0b1 - The lane receiver controls no adaptive equalizers or all of the adaptive equalizers controlled by the receiver are trained |
| 3               | Data scrambling/descrambling enabled This bit indicates whether control symbol and packet data characters are being scrambled before transmission and descrambled upon reception This bit indicates whether or not the transmitter is scrambling control symbol and packet data characters. 0b0: scrambling/descrambling disabled 0b1: scrambling/descrambling enabled                                                                                                        |
| 4-5             | Tap(-1) status - Transmit emphasis tap(-1) status These bits indicate the status of transmit emphasis tap(-1). 0b00: not implemented 0b01: at minimum emphasis 0b10: at maximum emphasis 0b11: at intermediate emphasis setting                                                                                                                                                                                                                                               |
| 6-7             | Tap(+1) status - Transmit emphasis tap(+1) status. These bits indicate the status of transmit emphasis tap(+1). 0b00: not implemented 0b01: at minimum emphasis 0b10: at maximum emphasis 0b11: at intermediate emphasis setting                                                                                                                                                                                                                                              |

**Table 4-7. Command and Status Field Encodings** 

| CS_field bit(s) | Definition                                                                                                                                                                                                                                                           |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-23            | Reserved                                                                                                                                                                                                                                                             |
| 24-25           | Tap(-1) Command - Transmit emphasis tap(-1) update command This bit is used in conjunction with the "CMD" bit to change or retain the emphasis setting of tap(-1). 0b00: hold 0b01: decrease emphasis by one step 0b10: increase emphasis by one step 0b11: reserved |
| 26-27           | Tap(+1) Command - Transmit emphasis tap(+1) update command This bit is used in conjunction with the "CMD" bit to change or retain the emphasis setting of tap(+1). 0b00: hold 0b01: decrease emphasis by one step 0b10: increase emphasis by one step 0b11: reserved |
| 28              | Reset emphasis This bit is used in conjunction with the "CMD" bit to force the transmit emphasis settings in the connected transmitter to no emphasis 0b0: Ignore 0b1: Reset all transmit emphasis taps to no emphasis                                               |
| 29              | Preset emphasis This bit is used in conjunction with the "CMD" bit to force the transmit emphasis settings in the connected transmitter to initial or preset values 0b0: Ignore 0b1: Set all transmit emphasis setting to their preset values.                       |
| 30              | ACK This bit indicates when a transmit emphasis update command from the connected port has been accepted. 0b0: command not accepted 0b1: command accepted                                                                                                            |
| 31              | NACK This bit indicates when a transmit emphasis update command from the connected port has been refused. 0b0: command not refused 0b1: command refused                                                                                                              |

The 64 cs\_field bits shall be encoded in pairs as specified in Table 4-8.

Table 4-8. CS Field 8/10 Bit Encodings

| CS_field[n,n+1]<br>n even | Encoding |
|---------------------------|----------|
| 0,0                       | D7.3     |
| 0,1                       | D24.3    |
| 1,0                       | D30.3    |
| 1,1                       | D24.7    |

This encoding has the property that after 8b/10b encoding, the resulting transmit signal has a minimum run length of 2 except at the boundary between code-groups

when a /D24.7/ is immediately followed by a /D30.3/. The minimum run length of 2 reduces the effective bandwidth of the transmitted signal which improves the reliability of transmission over an unequalized or partially equalized lane.

The characters encoding the CS channel shall be transmitted in the order of the bits they encode beginning with the character encoding CS field bits [0,1] and ending with the character encoding bits [62-63].

A CS field whose bits [32-63] are not the bit wise complement of bits [0-31] respectively shall be determined to be corrupted. A received CS field that is determined to be truncated and/or corrupted shall be ignored and discarded. Any error detected in a truncated and/or corrupted CS field that is determined to be the result of a transmission error and not the result of truncation, such as an "invalid" or "illegal" character, shall be reported as an input error.

#### **4.7.4.1.4 IDLE2 CS Field Use**

The transmit emphasis status and update commands supported by the CS Field are based on a reference model for the transmitter emphasis network that is a transversal filter with K taps with baud period tap spacing. A 5-tap transversal filter is shown in Figure 4-6. The filter taps are named according to their position relative to the "main" tap which is designated tap(0). As the signal propagates through the filter, taps that are reached by the signal before it reaches the main tap are designated with negative integers. Taps that are reached by the signal after it has passed the main tap are designated with positive integers. For example, the tap immediately before the main tap is designated tap(-1), the tap immediately following the main tap is designated tap(+1) and the second tap after the main tap is designated tap(+2). The output signal of a transversal filter is formed by multiplying the voltage of each tap by a tap coefficient and summing the products together. The coefficient for tap(n) is designated  $k_n$ . The main tap, tap(0), has the property that its coefficient ( $k_0$ ) is always positive. When all emphasis is disabled, the main tap coefficient is 1 and all of the other tap coefficients are 0.



Figure 4-6. 5-tap Transversal Filter

The structure of the transmit emphasis transversal filter in a given port is conveyed to the connected port by the Tap(n) status fields in the CS fields transmitted by the port.

The intended use for transmit emphasis is to allow at least partial compensation for the transmission losses of links implemented with differential printed circuit board (PCB) trace pairs which increase with increasing frequency. Compensation is achieved by emphasizing the higher frequency portion of the transmit spectrum before transmission. A transversal filter for this purpose typically has two or three taps. The two tap filter has a main tap, tap(0), and either a tap(-1) or a tap(+1). The three tap filter has a main tap and both a tap(-1) and a tap(+1). When adjusted for transmit emphasis, the coefficients of tap(-1) and tap(+1) will be negative with emphasis increasing as the coefficients become more negative.

The CS fields exchanged between connected LP-Serial ports provides a command and acknowledgement path that allows a LP-Serial receiver to control the transmit emphasis of the connected transmitter. The issuing and acknowledgement of transmit emphasis commands is control by a handshake that uses the CS field signals CMD, ACK and NACK.

A receiver may issue the following commands. Only one of these commands may be issued at a time.

```
reset emphasis preset emphasis modify the emphasis provided by tap(-1), if tap(-1) is implemented modify the emphasis of tap(+1), if tap(+1) is implemented
```

CS field commands shall be issued and acknowledged using the following rules. References to specific command bits and to the CMD bit refer to the specific command bits and the CMD bit in CS fields transmitted by the port issuing the command. References to the ACK and NACK bits refer to the ACK and NACK bits in CS fields received from the connected port. An example of this handshake is shown in Figure 4-7.

Specific command bits may be changed only when the ACK and NACK bits are both de-asserted and the CMD bit is either de-asserted or transitioning from de-asserted to asserted.

Once the CMD bit is asserted, the connected port will either assert ACK after accepting and executing the command or assert NACK if the command cannot be executed. The assertion of ACK or NACK shall occur no more than 250usec after the assertion of CMD. ACK and NACK shall never be asserted at the same time.

Once ACK or NACK is asserted in a CS field received by the port issuing the command, the CMD bit is de-asserted.

ACK or NACK, whichever is asserted, shall be de-asserted within 250usec of receipt of a CS field with the CMD bit deasserted.

If, for any reason, the connected port fails to assert ACK or NACK the assertion of CMD within the timeout period configured in Port n Link Timers Control CSRs Emphasis Command Timeout field, CMD shall be deasserted. Once deasserted, CMD shall remain deasserted for at least the timeout period configured in the Emphasis Command Timeout field before being reasserted..

A CS field command to increase the emphasis of tap(n) by one step shall cause the tap(n) coefficient to be made more negative by one step. A command to decrease the emphasis of tap(n) by one step shall cause the tap(n) coefficient to be made more positive by one step. The transmit emphasis step sizes are implementation dependant. The adjustment of the tap(n) coefficient value may result in the coefficient value of one or more of the other taps to be modified by the transmitter to maintain certain specifications such as the minimum or maximum transmit amplitude.



Figure 4-7. Example of CS Field CMD, ACK, NACK Handshake

# **4.7.5** Idle Sequence Selection

LP-Serial Baud Rate Class 2 links shall always support the IDLE2 sequence and may support the use of the IDLE3 sequence as defined in Section 5.10, "Idle Sequence". LP-Serial Baud Rate Class 1 links shall support use of the IDLE1 sequence and may support use of the IDLE2 sequence and/or the IDLE3 sequence.

Negotiation of IDLE3 use versus IDLE1 or IDLE2 use is defined in Section 5.10.3, "IDLE3 Idle Sequence Selection".

If a LP-Serial port is operating at Baud Rate Class 1 and both ports on the link support both IDLE1 and IDLE2, the port shall determine which idle sequence to use on the link by using the following algorithm during the port initialization process.

If the LP-Serial port is operating at Baud Rate Class 1 and has asserted link\_initialized since the last port or device reset, the port shall transmit the previously selected idle sequence.

If a LP-Serial port is operating at Baud Rate Class 1, supports the IDLE2 sequence and its configuration allows it to use the IDLE2 sequence, the port shall transmit the IDLE2 sequence when it enters the SEEK state of the port initialization process. (The port initialization process is specified in Section 4.12.) Otherwise, a LP-Serial port operating at Baud Rate Class 1 shall transmit the IDLE1 sequence when entering the SEEK state and shall use the IDLE1 on the link until the port reenters the SEEK state.

A LP-Serial port transmitting the IDLE2 sequence shall monitor the idle sequence it is receiving from the connected port. The port shall determine the idle sequence being received from the connected port using a lane for which lane\_sync is asserted. The techniques and algorithms used by a port supporting both IDLE1 and IDLE2 to determine which idle sequence it is receiving are implementation specific and outside the scope of this specification.

If the LP-Serial port that is transmitting the IDLE2 sequence receives IDLE2 from the connected port, IDLE2 shall be the idle sequence used on the link until the port is reset. If the port receives IDLE1 from the connected port, the port shall switch to transmitting IDLE1 and IDLE1 shall be the idle sequence used on the link until the port is reset.

There are restrictions on the type of equalizers and, if any of the equalization is adaptive, on the adaptive equalizer training algorithms that can be used by ports operating at Baud Rate Class 1. These restrictions are specified in Section 10.2, "Equalization" and Section 11.2, "Equalization".

## 4.8 Scrambling

Scrambling smooths the spectrum of a port's transmit signal and reduces the spectrum's peak values. This is most important when long strings of the same character or of a repeating character sequence are transmitted. The result is a reduction in the amount of electromagnetic interference (EMI) generated by the link and easier design of adaptive equalizer training algorithms. Scrambling of packet and control symbol data characters is used only on links operating with idle

sequence 2 (IDLE2). It is not used on links operating with idle sequence 1 (IDLE1) for backwards compatibility with early revisions of this specification.

## 4.8.1 Scrambling Rules

The use of control symbol and packet data character scrambling on a LP-Serial link is determined by the idle sequence being used on the link.

If the idle sequence selection process specified in Section 4.7.5 has selected idle sequence 1 (IDLE1) for use on the link, no characters shall be scrambled before transmission on the link.

If the idle sequence selection process has selected idle sequence 2 (IDLE2), control symbol and packet data characters shall be scrambled by the transmitter before transmission on the link and descrambled in the receiver upon reception. (The per lane scramblers are also used to generate the pseudo-random data characters in the IDLE2 random data field as specified in Section 4.7.4.1.1). Special characters, CS field marker data characters, and CS field data characters shall not be scrambled before transmission.

Scrambling and descrambling of control symbol and packet data characters can be disabled for test purposes by setting the Data scrambling disable bit in the Port *n* Control 2 CSR. Scrambling and descrambling of control symbol and packet data characters shall not be disabled for normal link operation. Setting the Data scrambling disable bit does not disable the use of the lane scramblers for the generation of pseudo-random data characters for the IDLE2 random data field. (See Section 7.6.9, "Port n Control 2 CSRs").

Scrambling and descrambling shall be done at the lane level. Nx ports shall have a transmit scrambling and receive descrambling function for each of the N lanes. In the transmitter, scrambling shall occur before 8b/10b encoding, and if the port is operating in Nx mode, after lane striping. In the receiver, descrambling shall occur after 8b/10b decoding, and if the port is operating in Nx mode, before lane destriping.

The polynomial  $x^{17}+x^8+1$  shall be used to generate the pseudo-random sequences that are used for scrambling and descrambling. This polynomial is not primitive, but when the sequence generator is initialized to all 1s or other appropriate values, the polynomial produces a sequence with a repeat length of 35,805 bits. The bit serial output of the pseudo-random sequence generator shall be taken from the output of the register holding  $x^{17}$ . The pseudo random sequence generator is shown in Figure 4-8.



Figure 4-8. Scrambling Sequence Generator

Control symbol and packet data characters shall be scrambled and descrambled by XORing the bits of each character with the output of the pseudo-random sequence generator. The bits of each data character are scrambled/descrambled in order of decreasing significance. The most significant bit (bit 0) is scrambled/descrambled first, the least significant bit (bit 7) is scrambled/descrambled last.

The transmitter and receiver scrambling sequence generators shall step during all characters except R special characters. This is to prevent loss of sync between transmit and receive scramblers when an |R| or |R| is added or removed by a retimer.

To minimize any correlation between lanes when a port is transmitting on multiple lanes, the scrambling sequence applied to a given output lane of the port shall be offset from the scrambling sequence applied to any other output lane of the port by at least 64 bits. If separate scrambling sequence generators are used for each lane, the offset requirement can be achieved by initializing the scramblers to the values specified in Table 4-9, which provide an offset of 64.

**Table 4-9. Scrambler Initialization Values** 

| Lane | Initialization value [x <sup>1</sup> -x <sup>17</sup> ] |
|------|---------------------------------------------------------|
| 0    | 0b1111 1111 1111 1111 1                                 |
| 1    | 0b1111 1111 0000 0110 1                                 |
| 2    | 0ь0000 0000 1000 0110 1                                 |
| 3    | 0ь0000 0110 0111 1010 0                                 |
| 4    | 0b1000 0000 1011 1001 0                                 |
| 5    | 0b1111 1010 1000 0111 0                                 |
| 6    | 0ь0100 0011 1001 1011 1                                 |
| 7    | 0b1100 0100 1010 0101 0                                 |
| 8    | 0b0101 1111 0100 1001 0                                 |
| 9    | 0b1111 1010 0111 1001 1                                 |

| <b>Table 4-9.</b> | Scrambler | Initialization | Values |
|-------------------|-----------|----------------|--------|
|                   |           |                |        |

| Lane | Initialization value [x <sup>1</sup> -x <sup>17</sup> ] |
|------|---------------------------------------------------------|
| 10   | 0b1011 0011 0111 0010 1                                 |
| 11   | 0b1100 1010 1011 0011 0                                 |
| 12   | 0b1011 1000 0101 0011 1                                 |
| 13   | 0b0000 1011 0110 1111 0                                 |
| 14   | 0ь0101 1000 1001 1010 1                                 |
| 15   | 0b0011 0111 1010 1000 1                                 |

## 4.8.2 Descrambler Synchronization

Since the pseudo-random data characters of the random data field of the idle sequence 2 idle frame are generated by scrambling D0.0 characters, the pseudo-random characters of the random data field contain the pseudo-random sequence used by the transmitter to scramble control symbol and packet data characters. A sequence of at least four (4) contiguous pseudo-random data characters immediately follow each M special character in the random data field.

Each lane descrambler shall synchronize itself to the scrambled data stream it is receiving by using the scrambling sequence extracted from the pseudo-random data characters received by the lane to re-initialize the state of the descrambler.

After a lane descrambler has been re-initialized, the next two descrambler sync tests, which are defined in Section 4.8.3, shall be used to verify descrambler synchronization. If the result of both lane descrambler sync tests is "pass", the descrambler shall be determined to be "in sync". Otherwise, the lane descrambler shall be determined to be "out of sync" and the resynchronization process shall be repeated.

To ensure that a port that may have lost descrambler sync is able to recover descrambler sync before it is sent a link maintenance protocol link-request control symbol, a LP-Serial port that is operating with IDLE2 shall transmit a SYNC sequence (described below) before transmitting any link-request control symbol. The SYNC sequence shall be transmitted in parallel on each of the N active lanes of a link operating in Nx mode and shall immediately precede the link-request control symbol. If the link is operating in 1x mode, the last character of the SYNC sequence is immediately followed by the first character of the link-request. If the link is operating in Nx mode, the last column of the SYNC sequence is immediately followed by the column containing the first characters of the link-request.

The SYNC sequence shall be comprised of four contiguous repetitions of a five character sequence that begins with a M special character immediately followed by 4 pseudo-random data characters, i.e. the SYNC sequence is MDDDD MDDDD MDDDD. The pseudo-random data characters shall be generated in the

same way as the pseudo-random data characters in the random data field of the IDLE2 idle frame are generated. The SYNC sequence will appear as four repetitions of ||M||D||D||D||D|| on a link operating in Nx mode.

## 4.8.3 Descrambler Synchronization Verification

Each active lane of a LP-Serial port that is descrambling received control symbol and packet data characters shall, with the one exception stated below, perform a descrambler synchronization state check (descrambler sync check) whenever a descrambler sync check trigger event is detected in the received character stream of the lane.

A descrambler sync check trigger event is defined as the occurrence of one of the following character sequences in the received character stream of an active lane.

- 1. A single K, M or R special character that is not part of a contiguous sequence of K, M and/or R special characters.
- 2. A contiguous sequence of K and/or R special characters possibly followed by a M special character.

The descrambler sync check shall consist of inspecting the descrambled values of the four contiguous characters following the trigger sequence. These four characters are designated the descrambler sync "check field". The characters comprising the check field shall be determined as follows.

The check field for the first type of trigger event shall be the four characters immediately following the K, M or R special character.

The check field for the second type of trigger event that does not end with a M special character shall be the four characters immediately following the contiguous sequence of K and/or R special characters.

The check field for the second type of trigger event that ends with a M special character shall be the four characters immediately following the M special character.

When the descrambler is in sync and in the absence of transmission errors, the "check field" will contain four data characters that are all D0.0s after descrambling.

The exception to the rule stated above that each descrambler sync check trigger sequence shall cause the receiving lane to execute a descrambler sync check is when the descrambler check trigger sequence begins in the four character check field of a previous trigger sequence. When this occurs, the trigger sequence shall not trigger a descrambler sync check. For example, the RM in the sequence KRXRMDDDD, where X is neither a K nor R, shall not trigger a descrambler sync check as it begins in the four character check field used by the descrambler sync check triggered by the KR sequence.

If the descrambled value of each of the four characters in a check field is D0.0, the result of the descrambler sync test shall be "pass". Otherwise, the result of the descrambler sync test shall be "fail" and the descrambler shall be determined to be "out of sync".

A sync test can fail because of either a loss of descrambler sync or a data transmission error(s) in either the sync trigger sequence or the check field.

If a descrambler sync test fails, the port shall immediately enter the Input Error-stopped state if it is not already in that state and resynchronize the descrambler. All control symbols and packet received while a lane descrambler is out of sync shall be ignored and discarded. The cause field in the packet-not-accepted control symbol issued by the port on entering the Input Error-stopped state due to a sync check failure shall indicate "loss of descrambler sync".

## 4.9 1x Mode Transmission Rules

### 4.9.1 1x Ports

A 1x LP-Serial port shall 8b/10b encode and transmit the character stream of delimited control symbols and packets received from the upper layers in the order the characters were received from the upper layers. When neither control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed to the input of the 8b/10b encoder for encoding and transmission.

On reception, the code-group stream is 8b/10b decoded and the resulting character stream of error free delimited control symbols and packets shall be passed to the upper layers in the order the characters were received from the link.

If the link is operating with idle sequence 2, control symbol and packet data characters shall be scrambled before transmission and descrambled after reception as specified in Section 4.8.

Figure 4-9 shows the encoding and transmission order for a Control Symbol 24 transmitted over a LP-Serial link operating in 1x mode.



Figure 4-9. 1x Mode Control Symbol 24 Encoding and Transmission Order

Figure 4-10 shows the encoding and transmission order for a packet transmitted over a 1x LP-Serial link.



Figure 4-10. 1x Mode Packet Encoding and Transmission Order

Figure 4-11 shows an example of idle sequence 1, Control Symbol 24 and packet transmission on a 1x LP-Serial link.



Figure 4-11. 1x Typical Data Flow with Control Symbol 24

## 4.9.2 Nx Ports Operating in 1x Mode

When a Nx port is operating in 1x mode, the character stream of delimited control symbols and packets received from the upper layers shall be fed in parallel to both lanes 0 and R for encoding and transmission in the order the characters were received from the upper layers. (The character stream is not striped across the lanes before encoding as is done when operating in Nx mode.) When neither delimited control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed in parallel to both lane 0 and lane R for 8b/10b encoding and transmission on lanes 0 and R.

On reception, the code-group stream from either lane 0 or R shall be selected according to the state of the 1x/Nx\_Initialization state machine (Section 4.12.4.5), decoded and the error free delimited control symbols and packets passed to the upper layers.

When a port that optionally supports and is enabled for both 2x mode and a wider Nx mode is operating in 1x, the port shall support both lanes 1 and 2 as redundancy lanes. The port shall transmit the 1x mode data stream on lanes 0, 1 and 2 and attempt to receive 1x mode data stream on lanes 0, 1 and 2. The port shall select between using the data received on lane 0 or the data received on the redundancy lane which may be either lane 1 or lane 2 depending on the connected port. Unless forced to use the redundancy lane, the port shall use the data stream received on lane 0 if it is available. The 1x/2x/Nx\_Initialization state machine specified in Section 4.12.4.8.1 shall be used for a port supporting both 2x and a wider Nx mode to comply with the above requirements.

If the link is operating with idle sequence 2, control symbol and packet data characters shall be scrambled before transmission and descrambled after reception as specified in Section 4.8.

Once a Nx port is initialized to a 1x mode, the port may elect to disable the output driver of the lane which was not selected for reception by the initialization state machine of the connected port. Since the ports connected by the link may not be receiving on the same lane (one port could be receiving on lane 0 and the other port receiving on lane R), the connected port must be interrogated to determine which lane can be output disabled. It is recommended that the mechanism for disabling the output driver be under software control.

# 4.10 Nx Link Striping and Transmission Rules

A LP-Serial port operating in Nx mode shall stripe the character stream of delimited control symbols and packets received from the upper layers across the N active output lanes in the order the characters were received from the upper layers. Each lane shall then 8b/10b encode and transmit the characters assigned to it. When neither control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed to each of the N lanes for 8b/10b encoding and transmission.

Packets and delimited control symbols shall be striped across the N active lanes beginning with lane 0. The first character of each packet, or delimited control symbol, shall be placed in lane K where K modulo 4=0. The second character shall be placed in lane (K+1), and the  $n^{th}$  character shall be placed in lane (K+(n-1)) which wraps around to lane 0 when (K+(n-1)) modulo N=0.

The lengths of control symbols and packets in the LP-Serial Physical Layer are positive integer multiples of 4 characters. As a result, when N, the width of the link, is greater than 4, occasions will occur when there are not enough packets and/or control symbols available for transmission to fill a column. For example, lanes 0-3 of a link operating in 8x mode contain a delimited Control Symbol 24 or the last 4 characters of a delimited Control Symbol 48, but there is nothing available to put in lanes 4-7. When this occurs, all remaining characters in the column shall be filled (padded) with pseudo-random data characters. The first pseudo-random data pad

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

character shall occur in a lane whose lane\_number modulo 4 = 0. The number of pseudo-random data pad characters in a column shall be a positive integer multiple of 4. If the link is operating with idle sequence 2, the pseudo-random data characters shall be generated by using the lane scramblers to scramble D0.0 characters. With the exception stated in Section 6.6.1.2, padding characters shall not be inserted between packet delimiting control symbols and the packet(s) they delimit.

After striping, each of the N streams of characters shall be independently 8b/10b encoded and transmitted.

On reception, each lane shall be 8b/10b decoded.

If the link is operating with idle sequence 2, control symbol and packet data characters shall be scrambled before transmission and descrambled after reception as specified in Section 4.8.

After decoding, the N lanes shall be aligned. The ||A|| columns transmitted as part of an idle sequence provide the information needed to perform alignment. After alignment, the columns are destriped into a single character stream and passed to the upper layers.

The lane alignment process eliminates the skew between lanes so that after destriping, the ordering of characters in the received character stream is the same as the ordering of characters before striping and transmission. Since the minimum number of non ||A|| columns between ||A|| columns is 16, the maximum lane skew that can be unambiguously corrected is the time it takes to transmit 7 code-groups on a lane.

Figure 4-12 shows an example of Idle Sequence 1, Control Symbol 24 and packet transmission on a 4x link.



Figure 4-12. Typical 4x Data Flow with Control Symbol 24

# 4.11 Retimers and Repeaters

The LP-Serial Specification allows "retimers" and "repeaters". Retimers amplify a weakened signal, but do not transfer jitter to the next segment because they use a local transmit clock. Repeaters also amplify a weakened signal, but transfer jitter to the next segment because they use a transmit clock derived from the received data stream. Retimers allow greater distances between end points at the cost of additional latency. Repeaters support less distance between end points than retimers and only add a small amount of latency.

### **4.11.1 Retimers**

A retimer shall comply with all applicable AC specifications found in Chapter 9, "Common Electrical Specifications for less than 6.5 Gbaud LP-Serial Links", Chapter 10, "1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud LP-Serial Links", and Chapter 11, "5 Gbaud and 6.25 Gbaud LP-Serial Links". This includes resetting the jitter budget thus extending the transmission distance for the link. The retimer repeats the received code-groups after performing code-group synchronization and serializes the bitstream again on transmission, based on a local clock reference. Up to two retimers are allowed between two end nodes.

A retimer is not RapidIO protocol-aware or addressable in any way. The only awareness a retimer has is to the synchronization on the /K/ code-group and the function of /R/ insertion and removal. A retimer may insert up to one /R/ code-group immediately following a /K/ code-group, or remove one /R/ code-group that immediately follows a /K/ code-group. Since the /R/ code-group is disparity neutral, its insertion or deletion does not affect the running disparity.

A N-lane retimer must perform lane synchronization and deskew, in exactly the same way a RapidIO device implementing the LP-Serial Physical Layer does when synchronizing inputs during initialization and startup. A Nx mode retimer will synchronize and align all lanes that are driven to it. Therefore, such a retimer allows for the degradation of an input Nx link to a 1x link on either lane 0 or R. If any link drops out, the retimer must merely continue to pass the active links, monitoring for the compensation sequence and otherwise passing through whatever code-groups appear on its inputs. A retimer may optionally not drive any outputs whose corresponding inputs are not active.

Any insertion or removal of a /R/ code-groups in a N-lane retimer must be done on a full column. A retimer may retime links operating at the same width only (i.e. cannot connect a link operating at 1x to a link operating at Nx). A retimer may connect a 1x link to a Nx link that is operating in 1x mode. Retimers perform clock tolerance compensation between the receive and transmit clock. The transmit clock is usually derived from a local reference.

Retimers do not check for code violations. Code-groups received on one port are transmitted on the other regardless of code violations or running disparity errors.

## 4.11.2 Repeaters

A repeater is used to amplify the signal, but does not retime the signal, and therefore can add additional jitter to the signal. It does not compensate for clock rate variation. The repeater repeats the received code-groups as the bits are received by sampling the incoming bits with a clock derived from the bit stream, and then retransmitting them based on that clock. Repeaters may be used with Nx links but lane-to-lane skew may be amplified. Repeaters do not interpret or alter the bit stream in any way.

# 4.12 Port Initialization

This section specifies the port initialization process. The process includes detecting the presence of a partner at the other end of the link (a link partner), establishing bit synchronization and code-group boundary alignment and if present, adjusting any adaptive equalizers. The process also includes determining if the connected port supports an Nx mode in addition to 1x mode and selecting 1x or Nx mode operation, then, if 1x mode is selected, selecting lane 0 or lane R (the redundancy lane, lane 1 for 2x ports and lane 2 for 4x, 8x or 16x ports) for link reception.

Port initialization may optionally include baud rate discovery.

The initialization process is controlled by several state machines. The number and type of state machines depends on whether the port supports only 1x mode (a 1x port) or supports both 1x and one or more Nx modes (a 1x/Nx port). In either case, there is a primary state machine and one or more secondary state machines. The use of multiple state machines results in a simpler overall design. As might be expected, the initialization process for a 1x port is simpler than and is a subset of the initialization process for a 1x/Nx port.

The port initialization process supports an optional test mode that allows ports that support more than one multi-lane mode of operation to enable and monitor the operation of the inactive lanes when the port is operating at less than maximum width. The performance of inactive lanes can be monitored only if the inactive lanes are connected to and supported by the connected port and the test mode is implemented and enabled in both ports. The test mode is enabled with the "Enable inactive lanes" bit defined in Section 7.6.9. The initiation, implementation and interpretation of tests conducted using this test mode is outside of this specification.

The initialization process for 1x, 1x/Nx ports, and ports supporting 1x mode and multiple Nx modes is both described in text and specified with state machine diagrams. In the case of conflict between the text and a state machine diagram, the state machine diagram takes precedence.

#### 4.12.1 1x Mode Initialization

The initialization process for ports that support only 1x mode shall be controlled by two state machines, 1x\_Initialization and Lane\_Synchronization. 1x\_Initialization is the primary state machine and Lane\_Synchronization is the secondary state machine. The operation of these state machines is described and specified in Section 4.12.4.4 and Section 4.12.4.2 respectively.

### 4.12.2 1x/Nx Mode Initialization

The initialization process for ports that support both 1x and a Nx mode is controlled by a primary state machine and four or more secondary state machines. The primary state machine is the 1x/Nx Initialization state machine. Lane Synchronization[0]

through Lane\_Synchronization[N-1] (one for each of the N lanes), Lane\_Alignment (one for each supported Nx mode) and 1x/2x\_Mode\_Detect (used only in the 1x/2x\_Initialization state machine) are the secondary state machines. The operation of the secondary state machines is described and specified in Section 4.12.4.2 through Section 4.12.4.4 respectively.

The 1x/Nx\_Initialization state machine provides a degree of LP-Serial link width auto-negotiation. The goal of the auto-negotiation is to ensure that any connected combination of 1x, 1x/2x, 1x/4x, 1x/8x or 1x/16x LP-Serial ports that are configured in some manner to operate at the same baud rate will automatically find a link width over which they can communicate. For example if a 1x/4x port is connected to a 1x/8x port, they will auto-negotiate to operate in 1x mode. If however the 1x/8x port optionally also supports 4x mode (making it a 1x/4x/8x port) and its 1x/Nx\_Initialization state machine has been modified as shown in Figure 4-22 to be a 1x/4x/8x\_Initialization state machine, then the ports will auto-negotiate to operate in 4x mode.

In most configurations, the auto-negotiation also ensures that a pair of connected multi-lane LP-Serial ports configured in some manner to operate at the same baud rate will find a link width over which they can communicate in the presence of a lane failure. For example, if two 1x/4x ports are connected and lane 0 is broken in one direction, the ports will auto-negotiate to operate in 1x mode using lane 0 in the direction that lane 0 is operational and lane 2 in the direction that lane 0 is broken. This feature works only for pairs of ports that support the same redundancy lane. It does not work when a 1x/2x port is connected to a 1x/4x or wider port.

# **4.12.3 Baud Rate Discovery**

Baud rate discovery is optional. If implemented, baud rate discovery occurs during the SEEK state of the 1x\_Initialization and 1x/Nx\_Initialization state machines. Ports that implement baud rate discovery shall use the following algorithm.

- 1. When the port enters the SEEK state, it begins transmitting an idle sequence on lane 0 and, if the port supports a Nx mode, on lane R, the 1x mode redundancy lane. The idle sequence shall be transmitted at the highest lane baud rate that is supported by the port and that is enabled for use.
- 2. The port shall then look for an inbound signal on lane 0 or lane R of the link from a connected port. The method of detecting the presence of an inbound signal from a connected port is implementation specific and outside the scope of this specification.
- 3. Once an inbound signal is detected, the port shall determine the baud rate of the signal. The method of detecting the baud rate of the signal is implementation specific and outside the scope of this specification.
- 4. If the baud rate of the inbound signal is the same as the baud rate at which the port is transmitting, the link shall operate at that per lane baud rate until the port reenters the SEEK state and the baud rate discovery process is complete.

- 5. If the baud rate on the inbound signal is less than the baud rate of the idle sequence being transmitted by the port, the port shall reduce the baud rate at which it is transmitting to the next lowest baud rate that it supports and that is enabled for use and go to step 2.
- 6. If the baud rate on the inbound signal is greater than the baud rate of the idle sequence being transmitted by the port, the port shall continue transmitting at the current baud rate go to step 2.

An informational state diagram for the Baudrate\_Discovery state machine is shown in Figure 4-13.

The techniques and algorithms used to compare the baud rates of the signals being transmitted and received are implementation specific and beyond the scope of this specification.



Figure 4-13. Baudrate\_Discovery state machine (Informational)

## 4.12.4 State Machines

### 4.12.4.1 State Machine Conventions, Functions and Variables

### 4.12.4.1.1 State Machine Conventions

The conventions used in state machine specification are as follows.

A state machine state is persistent until an exit condition occurs.

A state machine variable that is listed in the body of a state but is not part of an assignment statement is asserted for the duration of that state only.

A state machine variable that is assigned a value in the body of a state retains that value until assigned a new value in another state.

A state machine function that is listed in the body of a state is executed once during the state.

A state machine variable is asserted when its value is 1 and de-asserted when it value is 0.

Except when otherwise directed by parentheses, the order of precedence of logic operations when evaluating a logic expression is, in order of decreasing precedence, negation/compliment (!) followed by intersection (&) and union (|).

Logic expressions within paired parentheses are evaluated before the rest of a logic expression is evaluated with the operations within the innermost pair of parentheses evaluated first.

#### **4.12.4.1.2** State Machine Functions

The functions used in the state machines are defined as follows.

```
change()
```

Asserted when the variable on which it operates changes state.

```
next_code_group( )
```

Gets the next 10 bit code-group for the lane when it becomes available.

```
next_Ncolumn( )
```

Gets the next column of N code-groups or characters, as appropriate, from lanes 0 to N-1 when it becomes available.

#### 4.12.4.1.3 State Machine Variables

The variables used in the state machines are defined as follows.

## 1x\_mode\_delimiter

Asserted when a column of two characters from lanes 0 and 1 contains two SC or two PD special characters. Otherwise de-asserted.

#### 1x\_mode\_detected

Asserted by the 1x/2x\_Mode\_Detect state machine when it determines that the link receiver input signals on lanes 0 and 1 are in 1x mode. Otherwise, de-asserted.

### 2x\_mode\_delimiter

Asserted when a column of two characters from lanes 0 and 1 contains one SC or PD special character and one data character. Otherwise de-asserted.

||A||

Asserted when the current column contains all /A/s. Otherwise de-asserted.

#### Acounter

A counter used in the Lane Alignment state machine to count received alignment columns (||A||s).

## align\_error

Asserted when the current column contains at least one /A/, but not all /A/s. Otherwise, de-asserted.

#### /COMMA/

If Idle Sequence 1 is being used on the link to which the port is connected, asserted when the current code-group is /K28.5/. Otherwise, de-asserted.

If Idle Sequence 2 is being used on the link to which the port is connected, asserted when the current code-group is either /K28.1/ or /K28.5/. Otherwise, de-asserted.

#### **D**counter

A 2-bit synchronous saturating up/down counter with the behavior specified in Table 4-10. The counter is used in the 1x/2x\_Mode\_Detect state machine.

(count\_up,count\_down) Counter Value 0.0 0.1 1.0 1.1 0x00x00x00x10x00x10x10x00x20x1

**Table 4-10. Dcounter Definition** 

| <b>Table 4-10.</b> 1 | Dcounter | <b>Definition</b> |
|----------------------|----------|-------------------|
|----------------------|----------|-------------------|

| Counter | ounter (count_up,count_down) |     | )   |     |
|---------|------------------------------|-----|-----|-----|
| Value   | 0,0                          | 0,1 | 1,0 | 1,1 |
| 0x2     | 0x2                          | 0x1 | 0x3 | 0x2 |
| 0x3     | 0x3                          | 0x2 | 0x3 | 0x3 |

disc\_tmr\_done (discovery timer done)

Asserted when disc\_tmr\_en has been continuously asserted for 28 +/- 4 msec and the state machine is in the DISCOVERY or a RECOVERY state. The assertion of disc\_tmr\_done causes disc\_tmr\_en to be de-asserted. When the state machine is in a state other than the DISCOVERY or a RECOVERY state, disc\_tmr\_done is de-asserted.

disc\_tmr\_en (discovery timer enable)

When asserted, the discovery timer (disc\_tmr) runs. When de-asserted, the discovery timer is reset to and maintains its initial value.

force\_1x\_mode

Asserted when all Nx (multi-lane) modes are disabled. When asserted, forces the 1x/Nx Initialization state machine to use 1x mode.

## force\_laneR

When force\_1x\_mode is asserted, force\_laneR controls whether lane 0 or lane R, the redundancy lane, is preferred for 1x mode reception. If force\_laneR is asserted, lane R is the preferred lane. If force\_laneR is deasserted, lane 0 is the preferred lane. If the preferred lane is functional, it is selected by the port initialization state machine for 1x mode reception. If the preferred lane is not functional, the non-preferred lane, if functional, is selected for 1x mode reception.

If force\_1x\_mode is not asserted, the state of force\_laneR has no effect on the initialization state machine.

#### force reinit

When asserted, forces the port Initialization state machine to re-initialize. The signal is set under software control and is cleared by the Initialization state machine.

#### Icounter

Counter used in the Lane\_Synchronization state machine to count INVALID received code-groups. There is one Icounter for each lane in a Nx mode receiver.

#### idle\_selected

When asserted, indicates that the IDLE sequence for use on the link has been selected by the Idle Sequence Selection process specified in Section 4.7.5.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

If the port supports only one IDLE sequence at the current baud rate, the bit is always asserted.

If the port supports multiple IDLE sequences at the current baud rate, the bit is de-asserted when the Initialization state machine is in the SILENT state and is otherwise controlled by the Idle Sequence Selection process. The Idle Sequence Selection process runs when the Initialization state machine is in the SEEK state and lane\_sync has been asserted for lane 0, 1 and/or 2. The bit is asserted when the Idle Sequence Selection process completes.

#### /INVALID/

When asserted, /INVALID/ indicates that the current code-group is an invalid code-group.

### Kcounter

Counter used in the Lane\_Synchronization state machine to count received code-groups that contain a comma pattern. There is one Kcounter for each lane in a Nx mode receiver.

lane\_ready[n]

lane\_ready[n] = lane\_sync[n] & lane\_trained[n]

lane\_sync

Asserted by the Lane\_Synchronization state machine when it determines that the lane it is monitoring is in bit synchronization and code-group boundary alignment. Otherwise de-asserted.

lane\_sync[n]

The lane\_sync signal for lane n.

lane\_trained[n]

De-asserted when the local lane[n] receiver controls adaptive equalization in the receiver and/or the connected lane[n] transmitter and the training of the equalization in either the lane[n] receiver or the connected lane[n] transmitter has not been completed. Otherwise, asserted.

lane0 drvr oe

When asserted, the output driver for lanes 0 is enabled

lanes01\_drvr\_oe

When asserted, the output drivers for lanes 0 and 1 are enabled

lanes02\_drvr\_oe

When asserted, the output drivers for lanes 0 and 2 are enabled

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

```
lanes13_drvr_oe
```

When asserted, the output drivers for lanes 1 and 3 are enabled

#### Mcounter

Mounter is used in the Lane\_Alignment state machine to count columns received that contain at least one /A/, but not all /A/s.

## N\_lanes\_aligned

Asserted by the Lane\_Alignment state machine when it determines that lanes 0 through N-1 are in sync and aligned.

```
N_lanes_drvr_oe
```

The output enable for the lanes 0 through N-1.

N\_lanes\_ready

```
N_lanes_ready = N_lanes_aligned & lane_ready[0] & ... & lane_ready[N-1]
```

N\_lane\_sync

Indicates when lanes 0 through N-1 of a receiver operating in Nx mode are in bit synchronization and code-group boundary alignment.

```
N_{\text{lane\_sync}} = lane\_sync[0] \& ... \& lane\_sync[N-1]
```

Nx\_mode

Asserted when the port is initialized and operating in Nx mode

## port\_initialized

When asserted, port\_initialized indicates that the port is initialized. Otherwise the port is not initialized. The state of port\_initialized affects what the port may transmit on and accept from the link.

```
receive_lane1
```

In a 2x port that is initialized and is operating in 1x mode (2x\_mode de-asserted), receive\_lane1 indicates which lane the port has selected for input. When asserted, the port input is taken from lane 1. When de-asserted the port input is taken from lane 0. When the port is operating in 2x mode (2x\_mode asserted), receive\_lane1 is undefined and shall be ignored.

#### receive\_lane2

In a Nx port that is initialized and is operating in  $1x \mod (Nx \mod e^{-asserted})$  for all N > 2, receive\_lane2 indicates which lane the port has selected for input. When asserted, the port input is taken from lane 2. When de-asserted the port input is taken from lane 0. When the port is operating in Nx mode (some Nx\_mode asserted),

receive\_lane2 is undefined and shall be ignored.

```
seek lanes drvr oe
```

The output enable for the lane 0 and the lane R output drivers of a 1x/Nx port.

### signal\_detect

Asserted when a lane receiver is enabled and a signal meeting an implementation defined criteria is present at the input of the receiver. The use of signal\_detect is implementation dependent. It may be continuously asserted or it may be used to require that some implementation defined additional condition be met before the Lane\_Synchronization state machine is allowed to exit the NO\_SYNC state. Signal\_detect might for example be used to ensure that the input signal to a lane receiver meet some minimum AC input power requirement to prevent the receiver from locking on to crosstalk.

#### silence tmr done

Asserted when silence\_tmr\_en has been continuously asserted for  $120 + /-40 \,\mu s$  and the state machine is in the SILENT state. The assertion of silence\_tmr\_done causes silence\_tmr\_en to be de-asserted. When the state machine is not in the SILENT state, silence\_tmr\_done is de-asserted.

```
silence_tmr_en
```

When asserted, the silence\_tmr runs. When de-asserted, the silence\_tmr is reset to and maintains its initial value.

#### /VALID/

When asserted, /VALID/ indicates that the current code-group is a valid code-group given the current running disparity.

#### Vcounter

Vocunter is used in the Lane\_Synchronization state machine to count VALID received code-groups. There is one Vcounter for each lane in a Nx mode receiver.

## 4.12.4.2 Lane Synchronization State Machine

The Lane\_Synchronization state machine monitors the bit synchronization and code-group boundary alignment for a lane receiver. A port that supports only 1x mode (1x port) has one Lane\_Synchronization state machine. A port that supports Nx mode has N Lane\_Synchronization state machines, one for each lane (Lane\_Synchronization[0] through Lane\_Synchronization[N-1]).

The Lane\_Synchronization state machine is specified in Figure 4-14

The state machine determines the bit synchronization and code-group boundary alignment state of a lane receiver by monitoring the received code-groups and looking for code-groups containing the "comma" pattern, other valid code-groups and invalid code-groups. The "comma" pattern is the bit sequence that is used to

establish code-group boundary alignment. When a lane is error free the "comma" pattern occurs only in the /K28.1/ and /K28.5/ code-groups. Several counters are used to provide hysteresis so that occasional bit errors do not cause spurious lane\_sync state changes.

The state machine does not specify how bit synchronization and code-group boundary alignment is to be achieved. The methods used by a lane receiver to achieve bit synchronization and code-group boundary alignment are implementation dependent. However, an isolated single bit or burst error shall not cause the code-group boundary alignment mechanism to change alignment. For example, a single bit or burst error that results in a "comma" pattern across a code-group boundary shall not cause the code-group boundary alignment mechanism to change alignment.

The state machine starts in the NO\_SYNC state and sets the variables Kcounter[n], Vcounter[n], and lane\_sync[n] to 0 (lane n is out of code-group boundary sync). It then looks for a /COMMA/ code-group. When it finds one and the signal signal\_detect[n] is asserted, the machine moves to the NO\_SYNC\_1 state.

The NO\_SYNC\_1 state in combination with the NO\_SYNC\_2 and NO\_SYNC\_3 states looks for the reception of 127 /COMMA/ and Vmin /VALID/ code-groups without any intervening /INVALID/ code-groups. When this condition is achieved, state machine goes to state SYNC. If an intervening /INVALID/ code-group is detected, the machine goes back to the NO\_SYNC state.

The values of 127 and Vmin are selected such that it is highly unlikely that SYNC would be falsely reported and that the bit error rate (BER) is low enough that it is highly unlikely that once asserted, lane\_sync will "flicker" ON and OFF while the training of the receiver timing recovery and any adaptive equalization is completed. Vmin shall have a minimum value of 0 and is implementation dependent. When Vmin = 0, the behavior of this Lane\_Synchronization state machine is identical to that of the Lane\_Synchronization state machine specified in Rev. 1.3 of this specification.

Table 4-11 shows the approximate maximum probability of lane\_sync "flicker" for some values of Vmin and over the BER range of  $1*10^{-2}$  to  $1*10^{-12}$ . It is recommended that Vmin be at least  $2^{12}$  - 1.

Table 4-11. lane\_sync "Flicker" Probability

| Vmin                | Approximate maximum probability of lane_sync flicker |
|---------------------|------------------------------------------------------|
| 0                   | 0.24                                                 |
| 2 <sup>12</sup> - 1 | 0.021                                                |
| 2 <sup>13</sup> - 1 | 0.011                                                |

| Vmin                | Approximate maximum probability of lane_sync flicker |
|---------------------|------------------------------------------------------|
| 2 <sup>14</sup> - 1 | 0.0056                                               |
| 2 <sup>15</sup> - 1 | 0.0028                                               |
| 2 <sup>16</sup> - 1 | 0.0014                                               |

Table 4-11. lane\_sync "Flicker" Probability

When Vmin = 0 and IDLE1 is being received, something more than 256 code-groups must be received after the first /COMMA/ to achieve the 128 /COMMA/ code-groups without error criteria to transition to the SYNC state because the /COMMA/ code-group comprises slightly less than half of the code-groups in the IDLE1 sequence.

When Vmin = 0 and IDLE2 is being received, something more than 9 Idle Frames must be received after the first /COMMA/ to achieve the 127 /COMMA/ code-groups without error to transition to the SYNC state because there are on average about 14 /COMMA/ code-groups per Idle Frame.

In the SYNC state, the machine sets the variable lane\_sync[n] to 1 (lane n is in code-group boundary sync), sets the variable Icounter[n] to 0 and begins looking for /INVALID/ code-groups. If an /INVALID/ code-group is detected, the machine goes to state SYNC\_1.

The SYNC\_1 state in combination with the SYNC\_2, SYNC\_3, and SYNC\_4 states looks for 255 consecutive /VALID/ code-groups without any /INVALID/ code-groups. When 255 /VALID/ symbols are received, the Icounter[n] value is decremented in the transition through the SYNC\_4 state. If it does not, it increments Icounter[n]. If Icounter[n] is decremented back to 0, the state machine returns to the SYNC state. If Icounter[n] is incremented to Imax, the state machine goes to the NO\_SYNC state and starts over. Imax is an integer and shall have a value of 3 or greater for receivers not using DFE and a value of 4 or greater for receivers using DFE. This algorithm tolerates isolated single bit or burst errors in that an isolated single bit or burst error will not cause the machine to change the variable lane\_sync[n] from 1 to 0 (in sync to out of sync).

A single bit error at the code-group level can cause two INVALID characters to be reported, one due to a corrupted code-group and one due to corrupted running disparity with causes a subsequent code-group to be reported as INVALID. A burst error no longer than 11 bits in length can cause three INVALID characters to be reported, two due to two corrupted code-groups and one due to corrupted running disparity which causes a subsequent code-group to be reported as INVALID.



Figure 4-14. Lane\_Synchronization State Machine

## 4.12.4.3 Lane Alignment State Machine

The Lane\_Alignment state machine monitors the alignment of the output of the N lane receivers in a port operating in Nx mode. A port supporting one or more multi-lane modes has one Lane\_Alignment state machine for each supported Nx mode. A port supporting only 1x mode does not have a Lane\_Alignment state machine. Lane alignment is required in a Nx port receiver to compensate for unequal propagation delays through the N lanes.

The Lane\_Alignment state machine is specified in Figure 4-15.

The state machine determines the alignment state by monitoring the N lanes for columns containing all /A/s (||A||), columns containing at least one but not all /A/s and columns containing no /A/s. Several counters are used to provide hysteresis so that isolated single bit or burst errors do not cause spurious lanes\_aligned state changes.

The state machine does not specify how lane alignment is to be achieved. The methods used by a port receiver to achieve lane alignment are implementation dependent. However, isolated single bit or burst errors shall not cause the lane alignment mechanism to change lane alignment. For example, an isolated single bit or burst error that results in a column that contains at least one /A/ but not all /A/s shall not cause the lane alignment mechanism to change the lane alignment.

The state machine starts in the NOT\_ALIGNED state where the variables Acounter and N\_lanes\_aligned are set to 0 (all N lanes are not aligned). The machine then waits for all N lanes to achieve code-group boundary alignment (N\_lanes\_sync asserted) and the reception of an ||A|| (a column of all /A/s). When this occurs, the machine goes to NOT\_ALIGNED\_1 state.

The NOT\_ALIGNED\_1 state in combination with the NOT\_ALIGNED\_2 state looks for the reception of four ||A||s without the intervening reception of a misaligned column (a column with at least one /A/ but not all /A/s which causes the signal align\_error to be asserted). When this occurs, the machine goes to the ALIGNED state. If an intervening misaligned column is received, the machine goes back to the NOT\_ALIGNED state.

In the ALIGNED state, the machine sets the variable N\_lanes\_aligned to 1 (all N lanes are aligned) and the variable Mcounter to 0 and looks for a misaligned column (align\_error asserted). If a misaligned column is detected, the machine goes to the ALIGNED\_1 state.

The ALIGNED\_1 state in combination with the ALIGNED\_2 and ALIGNED\_3 states look for the reception of four ||A||s without the intervening reception of more than Mmax - 1 additional misaligned columns. If this condition occurs, the state machine returns to the ALIGNED state. If Mmax - 1 additional intervening misaligned columns occurs, the machine goes to the NOT\_ALIGNED state and

starts over. Mmax is an integer and shall have a value of 2 or greater for receivers not using DFE and a value of 3 or greater for receivers using DFE.

This algorithm tolerates an isolated single bit or burst error in that such an error will not cause the machine to change the variable N\_lanes\_aligned from 1 to 0 (in lane alignment to out of lane alignment).



Figure 4-15. Lane\_Alignment State Machine

#### 4.12.4.4 1x/2x Mode Detect State Machine

The 1x/2x\_Mode\_Detect state machine monitors the columns formed from aligned characters received on lanes 0 and 1 of a port that supports 2x mode. When such a port is receiving an input signal on only lanes 0 and 1, the state machine is used to determine whether the connected port is transmitting in 1x mode or in 2x mode. A port that supports 2x mode shall have one 1x/2x\_Mode\_Detect state machine.

The 1x/2x\_Mode\_Detect state machine is specified in Figure 4-16.

Except for the case of N = 2, a 1x/Nx receiver can tell whether the connected port is operating in 1x mode or Nx mode by observing the number of active lanes it is receiving (the number of lanes for which lane\_sync[n] is asserted). This follows from the fact that a 1x/Nx port operating in 1x mode transmits only on lanes 0 and R. In the case of N = 2, the port transmits on both lanes regardless of whether it is operating in 1x or 2x mode making it impossible for a 1x/2x receiver to determine the mode of the connected port based on the number of active lanes it is receiving. The  $1x/2x\_Mode\_Detect$  state machine provides mode detection for the 1x/2x receiver.

The 1x/2x\_Mode\_Detect state machine enters the INITIALIZE state whenever the port is reset or the state of 2\_lanes\_aligned changes state. The machine initializes the 1x\_mode\_detected and Dcounter variables (the connected port is initially assumed to be operating in 2x mode) and waits for the lanes to become aligned. Once the two lanes are aligned, the machine goes to the GET\_COLUMN state to get the next available column.

In the GET\_COLUMN state, each column is examined as it becomes available to determine whether it contains any control symbol delimiter special characters (SC or PD characters). If no SC or PD characters are found, no action is taken and the state machine remains in the GET\_COLUMN state. If the column contains a single SC or PD special character, the column is determined to be a 2x mode delimiter and the state machine enters the 2x\_DELIMITER state. If the column contains a two SC or two PD special characters, the column is determined to be a 1x mode delimiter and the state machine enters the 1x\_DELIMITER state.

In the  $1x_DELIMITER$  state, the Dcounter is decremented by 1 and the value of the Dcounter is tested. If the Dcounter is >0, the state machine goes to the GET\_COLUMN state. If the Dcounter is =0, the state machine goes to the SET\_ $1x_MODE$  state where  $1x_mode_detected$  is set to 1. The state machine then goes to the GET\_COLUMN state.

In the 2x\_DELIMITER state, the Dcounter is incremented by 1 and the value of the Dcounter is tested. If the Dcounter is < 3, the state machine goes to the GET\_COLUMN state. If the Dcounter is = 3, the state machine goes to the SET\_2x\_MODE state where 1x\_mode\_detected is set to 0. The state machine then goes to the GET\_COLUMN state.

The Dcounter is used to prevent transmission errors from erroneously changing the state of 1x\_mode\_detected.



Figure 4-16. 1x/2x\_Mode\_Detect State Machine

#### 4.12.4.5 1x Mode Initialization State Machine

The 1x\_Initialization state machine specified in this section shall be used by ports that support only 1x mode (1x ports). The state machine is specified in Figure 4-17.

The machine starts in the SILENT state. The link output driver is disabled to force the link partner to initialize regardless of its current state. The duration of the SILENT state is controlled by the silence\_tmr. The duration must be long enough to ensure that the link partner detects the silence (as a loss of lane\_sync) and is forced to initialize but short enough that it is readily distinguished from a link break. When the silent interval is complete, the SEEK state is entered.

In the SEEK state, the link output driver is enabled, an idle sequence is transmitted, and the port waits for lane\_ready to be asserted indicating the presence of a link partner. While lane\_ready as defined indicates the bit and code-group boundary

alignment state of the link receiver, it is used by the state machine to indicate the presence of a link partner. When lane\_ready and idle\_selected are both asserted, the 1X MODE state is entered.

The input signal force\_reinit allows the port to force link initialization at any time.

The variable port\_initialized is asserted only in the 1X\_MODE state.



Figure 4-17. 1x Initialization State Machine

## 4.12.4.6 1x/Nx Mode Initialization State Machine for N = 4, 8, 16

The 1x/Nx\_Initialization state machines specified in this section shall be used by ports that support both 1x mode and an Nx mode (1x/Nx ports) for N=4, 8 or 16. The initialization state machine for 1x/2x ports is specified in Section 4.12.4.7. 1x/8x and 1x/16x ports shall use the 1x/Nx\_Initialization state machine specified in Figure 4-18. 1x/4x ports should use the 1x/Nx\_Initialization state machine specified in Figure 4-18, but may use the 1x/4x\_Initialization state machine specified in Figure 4-19. The 1x/4x\_Initialization state machine of Figure 4-19 shall not be used in new designs.

The 1x/Nx\_Initialization state machine controls port initialization and determines when the port is initialized. The state machine also controls whether the port receiver operates in 1x or Nx mode and in 1x mode whether lane 0 or lane 2, the 1x mode redundancy lane, is selected for control symbol and packet reception.

The 1x/Nx\_Initialization state machine starts in SILENT state. All N lane output drivers are disabled to force the link partner to re-initialize regardless of its current state. The duration of the SILENT state is controlled by the silence\_tmr. The duration must be long enough to ensure that the link partner detects the silence (as a loss of lane\_sync) and is forced to re-initialize. When the silent interval is complete, the state machine enters the SEEK state.

In the SEEK state, a 1x/Nx port transmits an idle sequence on lanes 0 and 2 (the other output drivers remain disabled to save power) and waits for an indication that a link partner is present. While lane\_sync as defined indicates the bit and code-group boundary alignment state of a lane receiver, it is used by the state machine to indicate the presence of a link partner. A link partner is declared to be present when either lane\_sync[0] or lane\_sync[2] is asserted. The assertion of idle\_selected and either lane\_sync[0] or lane\_sync[2] causes the state machine to enter the DISCOVERY state.

In the DISCOVERY state, the port enables the output drivers for all N lanes and transmits an idle sequence on all N lanes if Nx mode is enabled. The discovery timer (disc\_tmr) is started. The discovery timer allows time for the link partner to enter its DISCOVERY state and if Nx mode is enabled in the link partner, for all N local lane receivers to acquire bit synchronization and code-group boundary alignment and to complete the training of any adaptive equalization that is present and for all N lanes to be aligned.

While waiting for the end of the discovery period (disc\_tmr\_en asserted but disc\_tmr\_done de-asserted), if Nx\_mode is enabled, all N lanes become ready and lane alignment is achieved (N\_lanes\_ready asserted), the machine enters the Nx\_MODE state. If force\_1x\_mode is asserted (Nx\_mode\_enabled is deasserted), force\_laneR is not asserted and lane 0 becomes ready (lane\_ready[0] asserted), the machine enters the 1x\_MODE\_LANE0 state. If both force\_1x\_mode and force\_laneR are asserted and lane 2 becomes ready (lane\_ready[2] asserted), the machine enters the 1x\_MODE\_LANE2 state.

At the end of the discovery period (disc tmr done asserted), if the state machine has not entered the Nx mode or one of the 1x modes and at least one of lane 0 or lane 2 is ready, the machine will enter one of the 1x mode states. If lane 0 is ready and either force 1x mode and force laneR are asserted but lane 2 is not ready or Nx mode is N lanes\_ready enabled but is deasserted, the machine enters 1X\_MODE\_LANE0 state. If lane 2 is ready, lane 0 is not ready and either force 1x mode is asserted and force laneR is not asserted or neither force 1x mode nor N lanes ready are asserted, the machine enters the 1X MODE LANE2 state. If neither lane ready[0] nor lane ready[2] is asserted, the machine enters the SILENT state and restarts the port initialization process.

If lane synchronization for both lane 0 and lane R is lost (both lane\_sync[0] and lane\_sync[2] de-asserted) during the DISCOVERY state, the state machine enters the SILENT state and restarts the port initialization process.

When in the Nx\_MODE state, port\_initialized is asserted. If N\_lanes\_ready is lost (N\_lanes\_ready de-asserted), the state machine transitions to either the SILENT state if both lane\_sync[0] and lane\_sync[2] are de-asserted or the DISCOVERY state if either lane\_sync[0] or lane\_sync[2] is asserted. This allows a 1x/Nx port in the Nx\_MODE state to recover to Nx\_MODE if N\_lanes\_ready was de-asserted due to multi-bit reception error or the need to retrain some of the adaptive equalization, but also allows the port to switch to 1x mode if the port is no longer able to receive in Nx mode or if the connected 1x/Nx port is not able to receive in Nx mode and has switched to 1x mode.

When in the 1x\_MODE\_LANE0 state, port\_initialized is asserted. If lane\_ready[0] is de-asserted but lane\_sync[0] is still asserted, the machine transitions to the 1x\_RECOVERY state to attempt recovery to the 1x\_MODE\_LANE0 state. If lane\_sync[0] is de-asserted the state machine enters the SILENT state.

When in the 1x\_MODE\_LANE2 state, port\_initialized is asserted. If lane\_ready[2] is de-asserted but lane\_sync[2] is still asserted, the machine transitions to the 1x\_RECOVERY state to attempt recovery to the 1x\_MODE\_LANER state. If lane\_sync[2] is de-asserted, the state machine enters the SILENT state.

When the 1x\_RECOVERY state is entered, the discovery timer (disc\_tmr\_en asserted) is started. The port reenters the 1x\_MODE\_LANE0 state if lane\_ready[0] is reasserted and the port was in the 1x\_MODE\_LANE0 state immediately before entering the 1x\_RECOVERY state. The port reenters the 1x\_MODE\_LANE2 state if lane\_ready[2] is reasserted and the port was in the 1x\_MODE\_LANE2 state immediately before entering the 1x\_RECOVERY state. If both lane\_sync[0] and lane\_sync[2] are lost (both lane\_sync[0] and lane\_sync[R] de-asserted), the SILENT state in entered. To prevent that state machine from possibly being stuck in the 1x\_RECOVERY state, if the appropriate lane\_ready[] is not asserted before the discovery time is up (disc\_tmr\_done asserted), the SILENT state is entered.

The state machine does not support recovery from a 1x mode state to Nx\_MODE or the other 1x mode without going through the SILENT state.

The input signals force\_1x\_mode and force\_laneR allow the state of the machine to be forced during initialization into 1x mode, and in 1x mode to be forced to receive on lane 2.

The input signal force\_reinit allows the port to force port n link re-initialization at any time.

The variable port\_initialized is asserted only in the 1x\_MODE\_LANE0, 1x MODE LANE2 and Nx MODE states.

#### **NOTE:**

The name and specified function of the state machine variable N\_lanes\_drvr\_oe is potentially confusing. As specified, its assertion causes the drivers for all N lanes of an Nx link to be output enabled.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

However, N\_lanes\_drvr\_oe is only asserted when the state machine variable lanes02\_drvr\_oe is also asserted. (The assertion of lanes02\_drvr\_oe causes the drivers for lane 0 and 2 to be output enabled). As a consequence, the net effect of the assertion or de-assertion of N\_lanes\_drvr\_oe is that the drivers of all of the N lanes except the lanes 0 and 2 are output enabled or disabled respectively. The operation of an implementation that uses lanes02\_drvr\_oe as the output enable for the seek lane drivers and N\_lanes\_drvr\_oe as the output enable for the remaining N-2 lanes will be operationally indistinguishable from an implementation that uses (lanes02\_drvr\_oe OR N\_lanes\_drvr\_oe) as the output enable for the seek lane drivers and N\_lanes\_drvr\_oe as the output enable for the remaining N-2 lanes.



Figure 4-18. 1x/Nx\_Initialization State Machine for N = 4, 8, 16

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

The following Initialization state machine may be used for 1x/4x ports that support only the IDLE1 idle sequence. The only difference between the 1x/Nx Initialization state machine of Figure 4-18 and the 1x/4x\_Initialization state machine of Figure 4-19 is that the 1x/4x\_Initialization machine does not have the 1x\_RECOVERY state. As a consequence, the machines have different behavior when force\_1x\_mode is asserted. Unlike the 1x/Nx machine, the 1x/4x machine does not have a bias for the 1x\_MODE\_LANE0 state when force\_1x\_mode is not asserted.



Figure 4-19. Alternate 1x/4x\_Initialization State Machine

#### 4.12.4.7 1x/2x Mode Initialization State Machine

The 1x/2x\_Initialization state machine specified in this section shall be used by 1x/2x ports. Except for the method it uses to decide whether to operate in 1x or 2x

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

mode and the use of lane 1 as the redundancy lane, this state machine is identical to the 1x/Nx\_Initialization state machine specified in Figure 4-18 with N = 2.

Ports that support more than 2 lanes disable all lanes except lanes 0 and R when operating in 1x mode. This allows the Initialization state machine for a port supporting more than 2 lanes to use the number of active lanes the port is receiving to determine whether to operate in 1x or Nx mode. 1x/2x ports transmit on both lanes regardless of whether they are operating in 1x or 2x mode. As a result, 1x/2x ports need a mechanism other than the number of active lanes being received to determine whether to operate in 1x or 2x mode. The 1x/2x\_Mode\_Detect state machine specified in Section 4.12.4.4 provides this mechanism.



Figure 4-20. 1x/2x Initialization State Machine

#### 4.12.4.8 1x/Mx/Nx Mode Initialization State Machines

A Nx port may optionally support more than one multi-lane mode of operation. For example, an 8x port may support 4x mode in addition to the 8x mode and 1x modes. A port supporting more than one multi-lane mode is referred to as a 1x/Mx/..../Nx port where 1 < M < ... < N.

The initialization state machine for a port that supports multiple multi-lane modes of operation requires two or three additional states for each additional supported mode of multi-lane operation.

Like the 1x/Nx\_Initialization state machine, the 1x/Mx/Nx\_Initialization state machines support link width negotiation. The negotiation algorithm implemented by the state machine attempts to select the greatest link width supported by both ports of a connected port pair. However, once a link width is selected, a wider link width can be selected only if the state machine enters the SILENT state which restarts the selection algorithm.

#### 4.12.4.8.1 1x/2x/Nx Initialization State Machine

The 1x/2x/Nx\_Initialization state machine is specified in Figure 4-21 and shall be used by 1x/2x/Nx ports. Because the redundancy lane, lane R, differs for a 1x/2x port and a 1x/Nx port (N = 4, 8 or 16), the Initialization state machine for a 1x/2x/Nx port is the most complicated of the possible 1x/Mx/Nx\_Initialization state machines.

The 1x/2x/Nx\_Initialization state machine has three more states than a 1x/Nx\_Initialization state machine, the 2x\_MODE, 2x\_RECOVERY and the 1x\_MODE\_LANE1 states

The operation of the 1x/2x/Nx\_Initialization state machine is essentially the same as that of a 1x/2x\_Initialization state machine for the 1x and 2x modes operation and that of a 1x/Nx\_Initialization state machine for Nx mode operation. The differences between the 1x/2x/Nx\_Initialization state machine and the 1x/2x\_Initialization and 1x/Nx\_Initialization state machines are as follows.

In the SEEK state, the lanes whose drivers are output enabled depend on the modes that are enabled. Lanes 0 and 1 are output enabled if the 2x mode is enabled. Lanes 0 and 2 are output enabled if the Nx mode is enabled or the 2x mode is disabled. And if both modes are enabled, lanes 0, 1 and 2 are output enabled. The state machine enters the DISCOVERY state when lane\_sync is asserted for lanes 0, 1 or 2.

In the DISCOVERY state, the lane selection priority for 1x mode is lane 0 first, lane 2 second and lane 1 third. This priority is to bias the selection to lane 0 and to ensure that lane 2, not lane 1, is selected when 4x mode or wider is enabled in the connected port.

In the 2x\_MODE state, the state machine transitions to the 2x\_RECOVERY state if 1x\_mode\_detected is asserted. The state machine goes to the 2x\_RECOVERY state rather than directly to the 1x\_MODE\_LANE0 state so that the port\_initialized bit is

de-asserted indicating that the port is no longer in the normal operational state and that the link must be re-initialized before packet transmission can be resumed. Once in the 2x\_RECOVERY state, the state machine then transitions to the 1x\_MODE\_LANE0 state if both 2\_lanes\_ready and 1x\_mode\_detected are still asserted.

The 2x\_RECOVERY state is used to prevent the port from recovering to Nx mode once 2x mode has been selected.

In the  $1x\_MODE\_LANE2$  state, the state machine is allowed to transition to the  $1x\_MODE\_LANE1$  state via the  $1x\_RECOVERY$  state in the event that the connected port is a 1x/2x/Nx port and the connected port switches to  $2x\_MODE$ .



Figure 4-21. 1x/2x/Nx\_Initialization State Machine

The variables that are local to the 1x/2x/Nx\_Initialization state machine shown in Figure 4-21 are defined as follows.

```
1xM0to1xR = !lane ready[0] & lane sync[0]
1xM0toSL = !lane_sync[0]
1xM1to1xR = !lane ready[1] & lane sync[1]
1xM1toSL = !lane_sync[1]
1xM2to1xR = !lane ready[2] & (lane sync[1] | lane sync[2])
1xM2toSL = !lane sync[2] & !lane sync[1]
1xRto1xM0 = !disc_tmr_done & !receive_lane1 & !receive_lane2 & lane_ready[0]
1xR to 1xM1 = !disc tmr done &
              (receive lane1 | receive lane2 & !lane ready[2]) & lane ready[1]
1xRto1xM2 = !disc tmr done & receive lane2 & lane ready[2]
1xRtoSL = !lane sync[0] & !lane sync[1] & !lane sync[2]
              disc tmr done
2xMto2xR = !2 lanes ready & (lane sync[0] | lane sync[1])
             | 2_lanes_ready & 1x_mode_detected
2xMtoSL = !lane sync[0] & !lane sync[1]
2xRto1xM0 = disc tmr done \& !2 lanes ready \& lane ready[0]
             | 2_lanes_ready & 1x_mode_detected
2xRto1xM1 = disc tmr done & !2 lanes ready & !lane ready[0] & lane ready[1]
2xRto2xM = 2_lanes_ready & !1x_mode_detected
2xRtoSL = !lane_sync[0] & !lane_sync[1]
              | disc_tmr_done & !lane_ready[0] & !lane_ready[1]
Dto1xM0 = lane ready[0] &
              ( force 1x mode &
                (!force laneR
                | force_laneR & disc_tmr_done & !lane_ready[1] & !lane_ready[2]
              !!force 1x mode & disc tmr done &
               (!Nx_mode_enabled | !N_lanes_ready) &
               (!2x mode enabled | !2 lanes ready)
```

```
Dto1xM1 = disc_tmr_done & lane_ready[1] & !lane_ready[2] &
              ( force 1x mode &
               (force_laneR | !force_laneR & disc_tmr_done & !lane_ready[0])
               !force_1x_mode & !lane_ready[0] &
               (!Nx_mode_enabled | !N_lanes_ready) &
               (!2x mode enabled | !2 lanes ready)
Dto1xM2 = lane\_ready[2] &
              ( force 1x mode &
               (force laneR | !force laneR & disc tmr done & !lane ready[0])
               !force _1x_mode & disc_tmr_done & !lane_ready[0] &
                (!Nx mode enabled | !N lanes ready) &
                (!2x_mode_enabled | !2_lanes_ready)
Dto2xM = 2x \mod enabled \& 2 lanes ready \&
              (!Nx_mode_enabled | disc_tmr_done & !N_lanes_ready)
DtoNxM = Nx_mode_enabled & N_lanes_ready
DtoSL = !lane sync[0] & !lane sync[1] & !lane sync[2]
             | disc_tmr_done & !lane_ready[0] & !lane_ready[1] & !lane_ready[2]
NxMtoD = !N_lanes_ready & (lane_sync[0] | lane_sync[2])
NxMtoSL = !lane_sync[0] & !lane_sync[2]
SKtoD = (lane_sync[0] | lane_sync[1] | lane_sync[2]) & idle_selected
```

### 4.12.4.8.2 1x/Mx/Nx Initialization State Machine (N > M > 2)

The 1x/Mx/Nx\_Initialization state machine for N > M > 2 is specified in Figure 4-22 and shall be used by 1x/Mx/Nx ports.

The 1x/Nx/Nx\_Initialization state machine has two more states than a 1x/Nx\_Initialization state machine, the Mx\_MODE and Mx\_RECOVERY states, but one less state than the 1x/2x/Nx\_Initialization state machine, the  $1x\_MODE\_LANE1$  state. Its operation is most similar to that of the 1x/2x/Nx\_Initialization state machine, but is less complex as the redundancy lane R is the same for all N and M > 2.



Figure 4-22. 1x/Mx/Nx\_Initialization State Machine for N > M > 2

The variables that are local to the 1x/Mx/Nx\_Initialization state machine shown in Figure 4-22 are defined as follows.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

```
1xM0to1xR = !lane ready[0] & lane sync[0]
1xM0toSL = !lane_sync[0]
1xM2to1xR = !lane\_ready[2] & lane\_sync[2]
1xM2toSL = !lane_sync[2]
1xRto1xM0 = !disc_tmr_done & !receive_lane2 & lane_ready[0]
1xRto1xM2 = !disc tmr done & receive lane2 & lane ready[2]
1xRtoSL = !lane_sync[0] & !lane_sync[2]
             | disc_tmr_done
Dto1xM0 = lane\_ready[0] &
             ( force_1x_mode &
               (!force laneR | force laneR & disc tmr done & !lane ready[2])
               | !force_1x_mode & disc_tmr_done &
                (!Nx_mode_enabled | !N_lanes_ready) &
                (!Mx_mode_enabled | !M_lanes_ready)
Dto1xM2 = lane\_ready[2] &
             ( force 1x mode &
               (force_laneR | !force_laneR & disc_tmr_done & !lane_ready[0])
               | !force_1x_mode & disc_tmr_done & !lane_ready[0] &
                (!Nx_mode_enabled | !N_lanes_ready) &
                (!Mx_mode_enabled | !M_lanes_ready)
DtoMxM = Mx_mode_enabled & M_lanes_ready &
             (!Nx_mode_enabled | disc_tmr_done & !N_lanes_ready)
DtoNxM = Nx_mode_enabled & N_lanes_ready
DtoSL = !lane_sync[0] & !lane_sync[2]
             | disc_tmr_done & !lane_ready[0] & !lane_ready[2]
MxMtoMxR = !M_lanes_ready & (lane_sync[0] | lane_sync[2])
MxMtoSL = !lane_sync[0] & !lane_sync[2]
MxRto1xM0 = disc tmr done \& !M lanes ready \& lane ready[0]
MxRto1xM2 = disc_tmr_done & !M_lanes_ready & !lane_ready[0] & lane_ready[2]
MxRtoMxM = !disc_tmr_done & M_lanes_ready
MxRtoSL = !lane_sync[0] & !lane_sync[2]
             | disc_tmr_done & !lane_ready[0] & !lane_ready[2]
NxMtoD = !N_lanes_ready & (lane_sync[0] | lane_sync[2])
NxMtoSL = !lane_sync[0] & !lane_sync[2]
```

SKtoD = (lane\_sync[0] | lane\_sync[2]) & idle\_selected

# 4.13 Structurally Asymmetric Links

Many power-sensitive applications have traffic patterns where the data flow in one direction of a link is always far greater than the other direction. Structurally asymmetric links (SAL) optimize transmitter and receiver designs by removing the unneeded unidirectional serial signaling paths.

SAL support is optional.

#### 4.13.1 Definitions

**Far Link Partner**: The processing element that must be accessed over the Structurally Asymmetric Link.

**Near Link Partner**: The processing element that can be accessed without using the Structurally Asymmetric Link.

# 4.13.2 Structurally Asymmetric Link Operation

The procedure for configuring Structurally Asymmetric Link Operation is as follows:

- 1. Disable all Asymmetric Mode support on both link partners by writing zero to the "Asymmetric Modes Enabled" field in the Port n Power Management CSRs.
- 2. Configure the Far Link Partner registers: Port n Reinit Control CSR and Port n SAL Control and Status CSR.
- 3. Configure the Near Link Partner: Port n Reinit Control CSR and Port n SAL Control and Status CSR.

After this step, the Port n SAL Control and Status CSR "SAL RX Width" field of each link partner shall match the other link partner's Port n SAL Control and Status CSR "SAL TX Width" field.

Note that if the programmed configuration does not allow the links to successfully initialize in both directions, the link will recover by repeatedly decrementing the Silence Count field of the Port n Reinit Control CSR until Structurally Asymmetric Mode is disabled and the link reverts to redundant 1x operation.

- 4. Write 1 to the "Pulse Force Reinit" field in the Port n Reinit Control CSR.
- 5. Wait sufficient time for the link to reinitialize, as defined in Section 4.12, "Port Initialization".
- 6. Check the operational width of the Near Link Partner and Far Link Partner to confirm that the link is operating in Structurally Asymmetric Mode.

Structurally Asymmetric Link mode shall be attempted when SAL\_Enabled is asserted. Structurally Asymmetric Link Operation mode shall be disabled when SAL\_Enabled is deasserted.

Behavioral requirements for SAL RX Width and SAL TX Width field values are specified below in terms of which lanes are enabled for transmission and reception, what data is transmitted on each lane, and which lanes are enabled for reception. When SAL RX Width or SAL TX Width values are not 0b0000, the link partners shall not process received IDLE2 transmit emphasis commands (IDLE2 "ACK" and "NACK" fields shall be 0b0), and shall not send IDLE2 transmit emphasis commands ("Tap(+1) Command" and "Transmit emphasis tap(-1)" fields shall be 0b00).

Table 4-12. Structurally Asymmetric Link Tx/Rx Width Behaviors

| SAL RX Width                                                  | SAL TX Width                                                                                            | Description                                                                                                                                                                                                                                                                                                          |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0b0000<br>(No Override)                                       | 0b0000<br>(No Override)                                                                                 | No effect on receive or transmit width.                                                                                                                                                                                                                                                                              |  |  |
| 0b0001<br>(1x, lane 0)                                        | 0b0001<br>(1x, lane 0.<br>Disable lanes 1, 2, and 3)                                                    | Transmitter shall transmit a valid 1x bit stream on lane 0. Transmitter shall ensure the link partner cannot detect a valid bit stream on lanes 1, 2, and 3.  Receiver shall enable reception on lane 0 only.  Receiver and transmitter shall operate as a 1x port.                                                  |  |  |
| 0b0010<br>(1x, lane 1)                                        | 0b0010<br>(1x, lane 1.<br>Disable lanes 0, 2,<br>and 3)                                                 | Transmitter shall transmit a valid 1x bit stream on lane 1. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 2, and 3.  Receiver shall enable reception on lane 1 only.  Receiver and transmitter shall operate as a 1x port.                                             |  |  |
| 0b0011<br>(1x, lane 2)                                        | 0b0011<br>(1x, lane 2.<br>Disable lanes 0, 1, and 3)                                                    | Transmitter shall transmit a valid 1x bit stream on lane 2. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 1, and 3.  Receiver shall enable reception on lane 2 only.  Receiver and transmitter shall operate as a 1x port.                                             |  |  |
| 0b0100<br>(1x, lane 3)                                        | 0b0100<br>(1x, lane 3.<br>Transmit Lane 0<br>compliant data on<br>lane 3. Disable<br>Lanes 0, 1, and 2) | Transmitter shall transmit a valid 1x lane 0 bit stream on lane 3. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 1, and 2.  Receiver shall behave as if data received on lane 3 was actually received on lane 0.  Receiver and transmitter shall operate as a 1x port. |  |  |
| 0b0101<br>(2x, lanes 0 & 1.<br>Lanes 2 and 3 are<br>not used) | 0b0101<br>(2x, lanes 0 & 1.<br>Disable lanes 2<br>and 3)                                                | Transmitter shall send valid 2x mode bit streams on lanes 0 and 1. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 2 and 3. Transmitter shall operate as a 2x port.  Receiver shall operate as a 2x/1x port.                                                                |  |  |

SAL RX Width SAL TX Width Description 0b0110 0b0110 Transmitter shall send a valid 2x mode bit stream, as composed for lane 0, on lane 2. (2x, lanes 2 & 3) (2x, lanes 2 & 3. Transmitter shall send a valid 2x mode bit stream, as composed for lane 1, on lane 3. Transmit lane 0 Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0 and 1 2x compliant and 1. Transmitter shall operate as a 2x port. data streams on lanes 2 and 3. Receiver shall behave as if the data received on lane 2 was actually received on lane 0, Disable and as if the data received on lane 3 was actually received on lane 1. Receiver shall transmission on operate as a 2x/1x port. lanes 0 and 1.) 0b0111 0b0111 Transmitter shall operate as a 4x port. (4x, lanes 0-3) (4x, lanes 0-3) Receiver shall operate as a 4x/1x port. 0b1000 0b1000 Transmitter shall operate as an 8x port. (8x, lanes 0-7) (8x, lanes 0-7) Receiver shall operate as an 8x/1x port. 0b1001 0b1001 Transmitter shall operate as a 16x/1x port. (16x)(16x)Receiver shall operate as a 16x/1x port. 0b1010-0b1010-Implementation specific behavior. 0b1011 0b1011 (Implementation (Implementation specific) specific) 0b1100-0b1100-Reserved.

Table 4-12. Structurally Asymmetric Link Tx/Rx Width Behaviors

It is strongly recommended that devices which support structurally asymmetric links operating at Baud Rate Class 2 speeds implement register control of the transmit emphasis coefficient set.

# 4.14 Pseudo Random Binary Sequence Testing

0b1111

(Reserved)

0b1111

(Reserved)

Serial interfaces require Pseudo Random Binary Sequence (PRBS) generation and checking capabilities for qualifying and testing devices. This section specifies the PRBS generation and checking capabilities of RapidIO devices for in-field diagnostics. The capabilities defined are sufficient to perform diagnostics without the use of external test equipment. It is possible to use the capabilities defined in this section for qualifying devices.

Support for PRBS generation and checking is optional.

A link that is under test is not available for packet or control symbol exchange. If PRBS testing begins while packets are in flight the operation of the link is implementation specific, since PRBS testing may require an extended period of time.

Since a link cannot be used for packet or control symbol exchange while under test, the programming model for PRBS testing assumes that register access to one end of

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

the link will be interrupted while the PRBS test is active. The end of the link that is not accessible during the test is known as the "far" end of the link. The "near" end of the link is the "far" end's link partner.

The following points define the operation of a PRBS test.

- 1. Program the following values on the far end of the link, in any order:
  - Port n Reinit Control CSR "Silence Count" to a non-zero value
  - Port n PRBS Control CSR "PRBS Pattern Selection", "PRBS Lock Interval Threshold" and "PRBS Test Interval" values
  - Port n PRBS Lane Control CSR "PRBS Transmit Lane Control" and "PRBS Receive Lane Control" values
- 2. Repeat step 1 for the near end of the link.
- 3. Set the Port n Reinit Control CSR "Pulse Force-Reinit" field on the near end of the link to trigger Silence detection by the far end.
- 4. A PRBS test shall be performed if silence is detected and all of the following are true:
  - Port n Reinit Control CSR "Silence Count" value is not 0
  - Port n PRBS Control CSR "PRBS Pattern Selection" value is not 0
- 5. The Port n PRBS Control CSR "PRBS Active" bit shall be set at the start of a PRBS test. The bit shall remain asserted for the interval programmed in the PRBS Test Interval field. The bit shall be cleared when the PRBS Test Interval has completed. While PRBS Active is set, all receive lanes for the port shall pass data marked as "error" to the ports state machines.
- 6. All PRBS status values shall be cleared to 0 whenever the PRBS Active bit transitions from 0 to 1, including the following registers/fields:
  - Port n PRBS Control CSR "PRBS Completed"
  - Port n PRBS Status 0 CSR
  - Port n PRBS Status 1 CSR
  - Port n PRBS Locked Time CSR
- 7. The PRBS Completed bit shall remain cleared for the interval programmed in the PRBS Test Interval field. The PRBS Completed bit shall be set when the PRBS Test Interval has completed.
- 8. While PRBS Active is set, the port shall transmit the selected PRBS sequence on all lanes enabled in the Port n PRBS Lane Control CSR "PRBS Transmit Lane Control" field. Lanes that are disabled in the Port n PRBS Lane Control CSR "PRBS Transmit Lane Control" field shall be electrically idle.
- 9. While PRBS Active is set, the port shall check the selected PRBS sequence on all lanes enabled in the Port n PRBS Lane Control CSR "PRBS Receive Lane Control" field. The checking algorithm shall be as follows:
  - The Port n PRBS Status 1 CSR "Lane x PRBS Lock Status" shall be set if

- checking for the lane is enabled and the received PRBS sequence has matched the predicted PRBS sequence for at least the PRBS Lock Interval Threshold.
- The "Lane x PRBS Error Count" shall be incremented by 1 if the received PRBS sequence does not match the predicted PRBS sequence and the "Lane x PRBS Lock Status" field is set. When the receive equalization method used by a device can cause a single error to be replicated as a burst of errors, the checking algorithm shall ensure that the "Lane x PRBS Error Count" shall be incremented by 1 for each burst of errors. An example of such a receive equalization method is DFE.
- 10. While PRBS Active is set, the Port n PRBS Locked Time CSR "All PRBS Locked Time" field shall be incremented by 1 whenever a period equal to the currently programed Discovery Timer period has expired, and the "Lane x PRBS Lock Status" field is set for all lanes enabled in the Port n PRBS Lane Control CSR "PRBS Receive Lane Control" field.

# Chapter 5 64b/67b PCS and PMA Layers

### 5.1 Introduction

This chapter specifies the functions provided by the Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA) sublayer used for 64b/67b encoded links. (The PCS and PMA terminology is adopted from IEEE 802.3). The topics include character representation, scrambling, lane striping, 64b/67b encoding, serialization of the data stream, codewords, columns, link transmission rules, idle sequences, and link initialization. The 64b/67b PCS and PMA Layers shall be supported by links operating at Baud Rate Class 3.

The concept of lanes is used to describe the width of a LP-Serial link. A lane is a single unidirectional signal path between two LP-Serial ports. Five widths are defined for LP-Serial links, 1, 2, 4, 8 and 16 lanes per direction. A link with N lanes in each direction is referred to as a Nx link, e.g. a link with 4 lanes in each direction is referred to as a 4x link.

# **5.2 PCS Layer Functions**

The Physical Coding Sublayer (PCS) function is responsible for idle sequence generation, lane striping, scrambling and encoding for transmission and decoding, lane alignment, descrambling and destriping on reception. The PCS uses a 64b/67b encoding for transmission over the link.

The PCS also provides mechanisms for determining the operational mode of the port as Nx or 1x operation, and means to detect link states. It provides for clock difference tolerance between the sender and receiver without requiring flow control.

The PCS performs the following transmit functions:

- Adds link CRC-32 and padding as needed.
- Dequeues packets and control symbols awaiting transmission as a character stream.
- Stripes the transmit character stream across the available lanes.
- Scrambles outgoing data stream.
- Generates the idle sequence and inserts it into the transmit character stream for each lane when no packets or control symbols are available for transmission.

- Encodes the character stream of each lane independently into 67-bit parallel codewords.
- Passes the resulting 67-bit parallel codewords to the PMA.

The PCS performs the following receive functions:

- Decodes the received stream of 67-bit parallel codewords for each lane independently into characters.
- Marks characters decoded from errored codewords as invalid.
- If the link is using more than one lane, aligns the character streams to eliminate the skew between the lanes and reassembles (destripes) the character stream from each lane into a single character stream.
- Descrambles incoming data stream.
- Delivers the decoded character stream of packets and control symbols to the higher layers.
- Removes link CRC-32 and padding as needed.

# **5.3 PMA Layer Functions**

The Physical Medium Attachment (PMA) Layer is responsible for serializing/de-serializing 67-bit parallel codewords to/from a serial bitstream on a lane-by-lane basis. Upon receiving data, the PMA function provides alignment of the received bitstream to 67-bit codeword boundaries, independently on a lane-by-lane basis. It then provides a continuous stream of 67-bit codewords to the PCS, one stream for each lane. The 67-bit codewords are not observable by layers higher than the PCS.

If a LP-Serial port supports either baud rate discovery or adaptive equalization, these functions are also performed in the PMA Layer.

# 5.4 Definitions

Definitions of terms used in this specification are provided below.

**1x mode:** An LP-Serial port mode of operation in which the port transmits on a single lane or receives on a single lane.

1x port: An LP-Serial port that supports a link with only one lane in each direction.

**Asymmetric mode:** An LP-Serial port mode of operation in which the number of lanes the port transmits on is independent from the number of lanes the port receives on.

**Block:** An entity of 64 bits of data with additional control to indicate the type of information carried in the 64-bit.

**Byte:** An 8-bit unit of information. Each bit of a byte has the value 0 or 1. The bits of a byte are numbered 0 through 7 with bit 0 being the most significant bit (msb).

**Character:** A 9-bit entity comprised of an information byte and a control bit that indicates whether the information byte contains data or control information. A byte is defined to contain data if it is part of a packet, is padding or idle bytes. A byte is defined to contain control information if it is part of a control symbol.

**Codeword**: A 67-bit entity that is the result of 64b/67b encoding of a block.

**Codeword disparity:** The number of "1"s in a codeword minus the number of "0"s in the codeword.

**Column:** The group of N codewords that are transmitted at nominally the same time by a LP-Serial port operating in Nx mode.

**Destriping:** The method used on a link operating in Nx mode to collect and merge the data across the N lanes received simultaneously and form a single block stream. This process reverses the operation done during striping of data across multiple lanes. For each direction of the link, the block stream is merged across the lanes, on a block-by-block basis, beginning with lane 0, continuing in incrementing lane number order across the lanes, and wrapping back to lane 0 for block N.

**Differential Manchester Encoding (DME):** A line code in which data and clock signals are combined to form a single 2-level self-synchronizing data stream. It is a differential encoding, using the presence or absence of transitions to indicate logical value. The DME scheme used in this specification is specified in Clause 72.6.10.2.2 of the *IEEE Standard* 802.3-2008 (Part 5).

**Disparity:** The number of "1"s in an arbitrary block of binary data minus the number of "0"s in that block of data.

**Idle sequence:** The sequence of codewords that is transmitted by a port on each of its active output lanes when the port is not transmitting a packet or control symbol. The idle sequence allows the receiver to maintain bit synchronization, codeword alignment and, if applicable, adaptive equalization settings between packets and control symbols.

**Lane:** A single unidirectional signal path, typically a differential pair, between two LP-Serial ports.

Lane Alignment: The process of eliminating the skew between the lanes of a LP-Serial link operating in Nx mode such that the codewords transmitted as a column by the sender are output by the alignment process of the receiver as a column. Without lane alignment, the codewords transmitted as a column might be scattered across several columns output by the receiver.

**Nx mode:** A LP-Serial port mode of operation in which the port both transmits or receives on multiple lanes. A LP-Serial port operating in Nx mode transmits on N lanes and receives on N lanes where N has a value greater than 1. The transmit data stream is distributed across the N transmit lanes and the receive data stream is distributed across the N receive lanes.

**Nx port:** A LP-Serial port that supports a link with up to a maximum of N lanes in each direction.

**Ordered Sequence:** A sequence of two or more control codewords with fixed ordering.

**Running Disparity:** The running disparity of the signal transmitted over a lane is defined as the sum of the disparities of all of the codewords transmitted over the lane since the transmitting port exited the SILENT state.

**Striping:** The method used on a link operating in Nx mode to distribute data across the N lanes simultaneously. For each direction of the link, the block stream is *striped* across the lanes, on a block-by-block basis, beginning with lane 0, continuing in incrementing lane number order across the lanes, and wrapping back to lane 0 for block N.

### 5.5 64b/67b Transmission Code

The 64b/67b transmission code used by the PCS encodes 64-bit blocks of data and/or control information into 67-bit codewords for transmission and reverses the process on reception. There are two types of codewords: "data" codewords and "control" codewords. Data codewords encode 64 bits of data. Control codewords encode 64 bits of control information or some combination of data and control information.

Codewords are scrambled to statistically achieve an acceptable transition density for baud rate recovery in the receiver. Codewords are selectively inverted based on the running disparity and codeword disparity to ensure that the transmitted signal on each lane is DC balanced within +/- 66 1's or 0's at all times..

## 5.5.1 Codeword Format

The codeword is comprised of an inverted bit, a pair of bits marking the beginning and type of the codeword and a 64-bit data\_field. The basic format of the codeword is shown in Table 5-1.



Figure 5-1. 64b/67b codeword format

The inverted bit indicates whether the data\_field has been inverted to control the running disparity of the transmitted signal:

0b0 - data\_field[0:63] has not been inverted.

0b1 - data field[0:63] has been inverted.

The type bit indicates the type of codeword:

0b0: Control, the codeword encodes a block that contains control information and may contains data information.

0b1: Data, the codeword encodes a block that contains only data information.

The !type bit is the complement of the type bit.

The transition between the !type and type bits indicates a fixed offset from the beginning of the codeword, for use in codeword lock state machine in Section 5.19.4.

The format and content of the data\_field depends on the information encoded in the codeword.

Codewords shall be transmitted from left to right, bit 0 to bit 66 starting with the inverted bit and progressing to data\_field[63].

#### 5.5.2 Data Codeword

The format of a data codeword (type bit = 0b1) shall be as shown in Figure 5-2.

| 0        | 66 |   |                         |                         |                         |                         |                         |                         |                         |                         |
|----------|----|---|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| inverted | 0  | 1 | data<br>byte 0<br>[0:7] | data<br>byte 1<br>[0:7] | data<br>byte 2<br>[0:7] | data<br>byte 3<br>[0:7] | data<br>byte 4<br>[0:7] | data<br>byte 5<br>[0:7] | data<br>byte 6<br>[0:7] | data<br>byte 7<br>[0:7] |

Figure 5-2. 64b/67b Data codeword format

#### 5.5.3 Control Codeword

The format of a control codeword (type bit = 0b0) depends on the information the codeword encodes. The 2 bits at location [30:31] of a control codeword data\_field are a cc\_type field that specifies the contents and format of data\_field[0:29,32:63]. The general format of a control codeword shall be as shown in Figure 5-3.



Figure 5-3. General 64b/67b Control Codeword Format

The encoding of the control codeword functions are shown in Table 5-1

Table 5-1. Control Codeword function encoding

| cc_type[0:1] | data_field[32:35] | Name                                   | Description                                                                                                                                                                                |
|--------------|-------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0ь00         | 0ь0000 - 0ь0011   | Implementation<br>Specific             | Reserved for implementation specific purposes.  The default power-up state of a processing element shall disable transmission and processing of implementation specific control codewords. |
|              | 0b0100 - 0b1010   | Reserved                               |                                                                                                                                                                                            |
|              | 0b1011            | Skip-Marker                            | A fixed value 67-bit control codeword used to mark the beginning of the Skip ordered sequence. The data field of the codeword has a disparity of 0.                                        |
|              | 0b1100            | Lane Check                             | Used to monitor lane bit error rate.                                                                                                                                                       |
|              | 0b1101            | Descrambler Seed                       | The descrambler seed is used to initialize and/or check the state of the per lane descrambler.                                                                                             |
|              | 0b1110            | Skip                                   | A fixed value 67-bit codeword that can be added or removed from a Skip ordered sequence for clock compensation. The data field of the codeword has a disparity of 0.                       |
|              | 0b1111            | Status/Control                         | The data_field contains the status/control data field.                                                                                                                                     |
| 0b01         | see description   | Control Symbol Begin<br>(CSB)          | data_field[0:63] contains<br>Control Symbol[0:29]    0b01    4 data characters                                                                                                             |
| 0b10         | see description   | Control Symbol End<br>(CSE)            | Data_field[0:63] contains<br>Control Symbol[32:61]    0b10    4 data characters                                                                                                            |
| 0b11         | see description   | Control Symbol End<br>and Begin (CSEB) | Data_field[0:63] contains<br>Control SymbolA[32:61]    0b11    Control SymbolB[0:29]    0b00                                                                                               |

Control codewords can be further sub-divided into two categories: Symbol Bearing and Non-Symbol Bearing. Symbol Bearing control codewords include: CSB, CSE and CSEB. Non-Symbol Bearing control codewords include: Skip-Marker, Lane Check, Descrambler Seed, Skip and Status/Control.

# 5.5.3.1 Skip-Marker Control Codeword

The Skip-Marker control codeword is used together with the Skip control codeword to provide clock compensation. The format of the Skip-Marker control codeword shall be as shown in Figure 5-4. The codeword data field has a disparity of 0 and a Hamming distance of 32 from the Skip control codeword. The codeword shall be transmitted only as part of a Skip ordered sequence. For more information, refer to Section 5.9.3, "Skip Ordered Sequence".

| 0        | 0   1   2   3 |   |             | 2 33 38  | 39         | 66 |
|----------|---------------|---|-------------|----------|------------|----|
| inverted | 1             | 0 | 0x394D_E8D1 | 06001011 | 0x85E_2FA0 |    |

Figure 5-4. Skip-Marker Control Codeword Format

#### 5.5.3.2 Lane-Check Control Codeword

The Lane-Check control codeword is used to monitor the BER of the lanes in the link. The Lane-Check control codeword is only intended to be used for bit error rate estimation and shall not influence or trigger error recovery. Its format shall be as shown in Figure 5-5. The codeword shall be transmitted only as a part of the Skip ordered sequence. For more information, refer to Section 5.9.3, "Skip Ordered Sequence".



Figure 5-5. Lane-Check Control Codeword

The content of the Lane-Check control codeword lane check value field shall be as specified in Table 5-2.

Table 5-2. Lane check field content

| Location | Bit(s)  | Definition                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-22     | 23 bits | The BIP-23 field contains the result of a bit interleaved parity calculation. Each bit in the BIP-23 field is an even parity calculation over all of the previous specified bits of a given lane since the previous Lane-Check control codeword, but not including the current Lane-Check control codeword, any Skip-Marker control codeword, or Skip control codeword. The Lane Check calculation is described in Section 5.5.6. |
| 23-34    | 12 bits | Fixed value of 0b1011_0101_0101. Combined with the rest of the data_field of the Lane Check control codeword this results in a codeword with a data field disparity of 0.                                                                                                                                                                                                                                                         |
| 35-57    | 23 bits | Bit-wise inversion of BIP-23, also referred to as the iBIP-23 field.                                                                                                                                                                                                                                                                                                                                                              |

#### 5.5.3.3 Descrambler Seed Control Codeword

The format of the Descrambler Seed control codeword shall be as shown in Figure 5-6. Seed codewords transmitted on lane k of a link shall contain the value of the lane k transmit scrambler (seed) which would have been used to scramble the Descrambler Seed Control Codeword if it was a codeword that is scrambled before transmission. The lane k transmit scrambler state (seed) is used to set or check the state of the lane k descrambler in the connected receiver at the time that the Seed codeword would have been descrambled. The Descrambler Seed control codeword is transmitted only as part of a Seed ordered sequence. For more information, refer to Section 5.9.1, "Seed Ordered Sequence".



Figure 5-6. Descrambler Seed Control Codeword Format

### 5.5.3.4 Skip Control Codeword

The Skip control codeword is used together with the Skip-Marker control codeword to provide clock compensation. The format of the Skip control codeword shall be as shown in Figure 5-7. The codeword data field has a disparity of 0 and a Hamming distance of 32 from the Skip-marker control codeword. The codeword shall be transmitted only as part of a Skip ordered sequence. For more information, refer to Section 5.9.3, "Skip Ordered Sequence".



Figure 5-7. Skip Control Codeword Format

#### 5.5.3.5 Status/Control Control Codeword

The Status/Control control codeword is use to communicate various link level information between two link partners, this includes link training control, link initialization and asymmetric link width control. The format of the Status/Control control codeword shall be as shown in Figure 5-8. The codeword shall be

transmitted only as part of a Status/Control ordered sequence. For more information, refer to Section 5.9.2, "Status/Control Ordered Sequence".



Figure 5-8. Status/Control Control Codeword Format

The content of the status\_control field shall be as specified in Table 5-3

Table 5-3. Status\_control field content

| Location | Bit(s) | Scope             | Definition                                                                                                                                                                                                                                                                                                                           |  |  |
|----------|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0-7      | 8 bits | Port <sup>1</sup> | Port number. The number of the port within the device to which the lane is assigned.                                                                                                                                                                                                                                                 |  |  |
| 8-11     | 4 bits | Lane <sup>3</sup> | Lane number The number of the lane within the port to which the lane is assigned.                                                                                                                                                                                                                                                    |  |  |
| 12       | 1 bit  | Port <sup>1</sup> | Remote training support Indicates whether the port supports control of per lane transmit equalization by the lane receivers in the connected port.  0b0 - The port does not support control of its transmit equalization by the connected port.  0b1 - The port supports control of its transmit equalization by the connected port. |  |  |
| 13       | 1 bit  | Port <sup>1</sup> | Retraining enabled Indicates whether the port is allowed to enter retraining mode, based on the register value of the "BRC3 Retraining Enable" field described in Section 7.6.9. 0b0 - Retraining mode is not enabled. 0b1 - Retraining mode is enabled.                                                                             |  |  |
| 14       | 1 bit  | Port <sup>1</sup> | Asymmetric mode enabled Indicates whether the port is allowed to enter asymmetric mode, based on the register value of the "Asymmetric modes enabled" field described in Section 7.6.14. 0b0 - Asymmetric mode is not enabled. 0b1 - Asymmetric mode is enabled.                                                                     |  |  |
| 15       | 1 bit  | Port <sup>1</sup> | Port initialized Indicates the initialization status of the port. The value and meaning of this bit transmitted on all lanes of a port shall be the same as that of the port's state machine variable port_initialized.                                                                                                              |  |  |
| 16       | 1 bit  | Port <sup>1</sup> | Transmit 1x mode Indicates when the port is transmitting in 1x symmetric mode.  0b0 - The port is not transmitting in 1x mode. The state machine variable max_width != 1x.  0b1 - The port is transmitting in 1x symmetric mode. The state machine variable max_width = 1x.                                                          |  |  |

**Table 5-3. Status\_control field content** 

| Location | Bit(s) | Scope                   | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-19    | 3 bits | Port <sup>1</sup>       | Receive width The width at which the port is currently receiving control symbols and packets (destriping width) 0b000 - None 0b001 - 1x mode, lane 0 0b010 - 2x mode 0b011 - 4x mode 0b100 - 8x mode 0b101 - 16x mode 0b101 - 1x mode, lane 1 0b111 - 1x mode, lane 2  The receive width field shall retain the value it held prior to the Port Initialization State Machine entering the 1x_RECOVERY, 2x_RECOVERY, or Nx_RECOVERY states for the duration of those recovery states.                                  |
| 20-22    | 3-bits | Asym. Port <sup>2</sup> | Receive lanes ready The value of the field shall indicate the lanes being received by the port as indicated by the lanes for which lane_ready is asserted, lanes beyond max_width shall not be considered ready for this purpose 0b000 - No lanes ready 0b001 - lane_ready[0] 0b010 - lane_ready[0] & lane_ready[1] 0b011 - lane_ready[0] & lane_ready[1] & & lane_ready[3] 0b100 - lane_ready[0] & lane_ready[1] & & lane_ready[7] 0b101 - lane_ready[0] & lane_ready[1] & & lane_ready[15] 0b110 - 0b111 - reserved |
| 23       | 1 bit  | Lane <sup>3</sup>       | Receive lane ready The value and meaning of this bit transmitted on lane k shall be the same as that of the lane's state machine variable lane_ready[k]                                                                                                                                                                                                                                                                                                                                                               |
| 24       | 1 bit  | Lane <sup>3</sup>       | Lane trained Indicates the training status of the lane. The value and meaning of this bit transmitted on lane k shall be the same as that of the port's state machine variable lane_trained[k]                                                                                                                                                                                                                                                                                                                        |
| 25-27    | 3 bits | Asym. Port <sup>2</sup> | Receive width command The port receiving the command shall attempt to switch to the receive width specified in the command received on lane 0.  0b000 - hold current receive width 0b001 - receive in 1x mode 0b010 - receive in 2x mode 0b011 - receive in 4x mode 0b100 - receive in 8x mode 0b101 - receive in 16x mode 0b101 - receive in 16x mode                                                                                                                                                                |
| 28       | 1 bit  | Asym. Port <sup>2</sup> | Receive width command ACK 0b0 - No command status 0b1 - Command executed                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 29       | 1 bit  | Asym. Port <sup>2</sup> | Receive width command NACK 0b0 - No command status 0b1 - Command not executed                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

**Table 5-3. Status\_control field content** 

| Location | Bit(s) | Scope                   | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30-32    | 3 bits | Asym. Port <sup>2</sup> | Transmit width request A request that the port receiving this field change its transmit width to the width specified in the request. This field, in conjunction with the "Transmit width request pending" bit transmitted by the port receiving the transmit width request, is used to send, acknowledge, and control the flow of transmit width requests across the link.  The receiver shall only see the transmit width request on lane 0 as a valid request.  0b000 - no request (hold current transmit width) 0b001 - request transmit 1x mode 0b010 - request transmit 2x mode 0b011 - request transmit 4x mode 0b100 - request transmit 8x mode 0b101 - request transmit 16x mode 0b110-0b111 - reserved |
| 33       | 1 bit  | Asym. Port <sup>2</sup> | Transmit width request pending This bit is used by a port to acknowledge the receipt of a transmit width request. This bit, in conjunction with the "Transmit width request" field transmitted by the connected port, is used to acknowledge and control the flow of transmit width requests across the link.  0b0 - No request pending 0b1 - Request pending                                                                                                                                                                                                                                                                                                                                                   |
| 34       | 1 bit  | Asym. Port <sup>2</sup> | Transmit Status/Control ordered sequences Indicates the required rate of Status/Control ordered sequences on a link. The value and meaning of this bit transmitted on a lane shall be the same as that of the lanes state machine variable xmt_sc_seq.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 35-38    | 4 bits | Lane <sup>3</sup>       | Transmit equalizer tap When the transmit equalizer command is tap specific, this field contains the number of the equalizer tap to which the tap specific command shall be applied. The tap number is encoded as a signed 2's complement 4-bit integer.  0b0000 - Tap 0 0b0001 - Tap +1 0b0010 - Tap +2 0b0011 - Tap +3 0b0100 - Tap +4 0b0101 - Tap +5 0b0110 - Tap +6 0b0111 - Tap +7 0b1000 - Tap -8 0b1001 - Tap -7 0b1010 - Tap -6 0b1011 - Tap -5 0b1110 - Tap -3 0b1110 - Tap -3 0b1110 - Tap -3 0b1111 - Tap -1 When the transmit equalizer update command is not tap specific, the field shall have the value 0b00000 and shall be ignored.                                                            |

Table 5-3. Status\_control field content

| Location | Bit(s) | Scope             | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39-41    | 3 bits | Lane <sup>3</sup> | Transmit equalizer command 0b000 - Hold/No command 0b000 - Hold/No command 0b001 - Decrement (make more negative by one step) the coefficient of the specified tap. 0b010 - Increment (make more positive by one step) the coefficient of the specified tap. 0b011-0b100 - Reserved 0b101- Initialize - Set the tap coefficients to their INITIALIZE state as defined Clause 72.6.10.4.2 of IEEE Standard 802.3-2008 (part 5). 0b110 - Preset coefficients - Set the coefficient of tap 0 to its maximum value and the coefficients of all other taps to 0 as specified in Clause 72.6.10.4.1 of IEEE Standard 802.3-2008 (part 5). 0b111 - Indicate specified tap implementation status. When Transmit equalizer command are 0b001, 0b010 or 0b111; the Transmit equalizer tap value shall contain the value of the Tap; for other commands the Transmit equalizer tap value shall be 0b0000 |
| 42-44    | 3 bits | Lane <sup>3</sup> | Transmit equalizer status  0b000 - Not updated - No command is pending or the status of the current command has not been determined.  0b001 - Updated - The tap specific command has been executed and the tap is at neither its minimum nor maximum value.  0b010 - Minimum - Either the tap specified tap decrement command has been executed and the tap is now at its minimum value or the specified tap was already at its minimum value.  0b011 - Maximum - Either the tap specific tap increment command has been executed and the tap is now at its maximum value or the specified tap was already at it maximum value.  0b100 - Preset or Initialize command executed.  0b101 - Reserved.  0b110 - Specified tap not implemented.                                                                                                                                                    |
| 45       | 1 bit  | Port <sup>1</sup> | Retrain grant When the Status/Control control codeword is formed, the value of this bit shall be the same as the value of the port's state machine variable retrain_grnt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 46       | 1 bit  | Port <sup>1</sup> | Retrain ready When the Status/Control control codeword is formed, the value of this bit shall be the same as the value of the port's state machine variable retrain_ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 47       | 1 bit  | Port <sup>1</sup> | Retraining When the Status/Control control codeword is formed, the value of this bit shall be the same as the value of the port's state machine variable retraining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 48       | 1 bit  | Port <sup>1</sup> | Port Entering Silence 0b0 - The port is transmitting normally. 0b1 - All lanes of the port are going to enter the Silence state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 49       | 1 bit  | Lane <sup>3</sup> | Lane Entering Silence 0b0 - The lane is transmitting normally. 0b1 - The lane is going to enter the Silence state based on asymmetric mode operation, based on port width downgrade in symmetric mode or other events that makes the lane enter silence i.e. after a keep alive event.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 50-57    | 8 bits | -                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

The "Port" scope means that the transmitting port shall transmit the same value on all lanes and that the receiving port shall only use the values received on lane 0 or lane R if operating in redundant mode.

#### 5.5.3.6 CSB Control Codeword

The format of the CSB control codeword shall be as shown in Figure 5-9.

| 0        | 1 | 2 | 3                    | 32 33 34  35 |                         |                         |                         |                         |  |
|----------|---|---|----------------------|--------------|-------------------------|-------------------------|-------------------------|-------------------------|--|
| inverted | 1 | 0 | control_symbol[0:29] | 0b01         | data<br>byte 0<br>[0:7] | data<br>byte 1<br>[0:7] | data<br>byte 2<br>[0:7] | data<br>byte 3<br>[0:7] |  |

Figure 5-9. CSB Control Codeword Format

The CSB control codeword encodes 8 sequential bytes beginning with 4 data bytes followed by 4 bytes containing the first 32 bits of a control symbol, control\_symbol[0:31], as shown in Figure 5-10. The 8 bytes (64 bits) are encoded by first performing a 32-bit rotation on the bits being encoded, inserting the rotated 64 bits into the control codeword, and then setting the control codeword cc\_type[0:1] to 0b01, which overwrites the 2-bit alignment field of the control symbol. Notice how the logical layout differ from the actual codeword layout by showing the logical ordering of the data with oldest data showing to the left.



Figure 5-10. Logical Layout of CSB Control Codeword

When there is no data for encoding in codeword bits [35:66], the bits shall be loaded with bytes of 0x00, which when scrambled become pseudo-random data bytes.

#### 5.5.3.7 CSE Control Codeword

The format of the CSE control codeword shall be as shown in Figure 5-11.

The "Asym. Port" scope means that the transmitting port shall transmit the same value on all lanes and that the receiving port shall only use the values received on lane 0. The value transmitted is only used when the link is operating in asymmetric mode as defined in Section 5.17, "Asymmetric Operation"

<sup>&</sup>lt;sup>3</sup> The "Lane" scope means that the transmitted value is lane specific.

| (       | )   1 | 2 | 3                     | 32 33 34 | 35                      |                         |                         | 66                      |  |
|---------|-------|---|-----------------------|----------|-------------------------|-------------------------|-------------------------|-------------------------|--|
| betteri |       | 0 | control_symbol[32:61] | 0ь10     | data<br>byte 0<br>[0:7] | data<br>byte 1<br>[0:7] | data<br>byte 2<br>[0:7] | data<br>byte 3<br>[0:7] |  |

Figure 5-11. CSE Control Codeword Format

The CSE control codeword encodes 8 sequential bytes beginning with 4 bytes containing the second 32 bits of a control symbol, control\_symbol[32:63], followed by 4 data bytes as shown in Figure 5-12. The 8 bytes (64 bits) are encoded by inserting the 64 bits directly into the control codeword data\_field and then setting control codeword cc\_type[0:1] to 0b10 which overwrites the 2-bit alignment field of the control symbol.



Figure 5-12. Logical Layout of CSE Control Codeword

When there is no data for encoding in codeword bits [35:66], the bits shall be loaded with bytes of 0x00, which when scrambled become pseudo-random data bytes.

#### **5.5.3.8 CSEB Control Codeword**

The format of the CSEB control codeword shall be as shown in Figure 5-13.



Figure 5-13. CSEB Control Codeword Format

The CSEB control codeword encodes 8 sequential bytes beginning with 4 bytes containing the last 32 bits of a control symbol (control\_symbol\_A) followed by 4 bytes containing the first 32 bits of the immediately following control symbol (control\_symbol\_B). The control symbol alignment fields are overwritten with the cc\_type (2'b11) in the case of control\_symbol\_A and with zeroes (2'b00) in the case of control\_symbol\_B.

# 5.5.4 Scrambling

Scrambling smooths the spectrum of a port's transmit signal and reduces the spectrum's peak values. This is most important when long strings of the same character or of a repeating character sequence are transmitted. The result is a reduction in the amount of electromagnetic interference (EMI) generated by the link and easier design of adaptive equalizer training algorithms.

### 5.5.4.1 Scrambling Rules

A portion of all data codewords and of some control codewords are scrambled before transmission on an LP-Serial link. Bits [0:2] of a codeword (inverted, !type and type) shall never be scrambled.

Scrambling and descrambling shall be done on a per lane basis. At any specific time, each of the lanes scramblers shall have a different state.

Scramblers and descramblers shall step and generate 64 bits of scrambling sequence for every codeword except Skip control codewords. Scramblers and descramblers shall neither step nor generate any scrambling sequence bits for Skip control codewords.

Codewords shall be scrambled according to the following rules:

Codeword bits [3:66] of all data codewords shall be scrambled.

Codeword bits [3:32] and [35:66] of all control codewords with codeword bits [33:34] != 0b00 shall be scrambled.

Control codewords with codeword bits[33:34] = 0b00 shall not be scrambled.

Therefore the CSB, CSE and CSEB control codewords shall be scrambled and all other control codeword types shall not be scrambled.

The codeword data\_field shall be scrambled from left to right beginning with codeword bit [3] and ending with codeword bit [66]. When scrambling a control codeword with codeword bits[33:34] != 0b00, the scrambler bits that would be used to scramble codeword bits[33:34] shall be ignored and not used. When a control codeword with codeword bits[33:34] = 0b00 is encountered, all 64 scrambler bits shall be ignored and not used. The scrambler shall still step 64 bits for each codeword except for Skip control codewords, even if only some or none of the 64 bits are used for scrambling.

A pseudo-random sequence generated by a Fibonacci (external) form linear feedback shift register (LFSR) generator using the primal generating polynomial  $x^{58}+x^{39}+1$  shall be used for scrambling. The output of the scrambler shall be the output of the register holding  $x^{58}$ , the oldest and most significant state bit.



Figure 5-14. Scrambling Sequence Generator

To minimize any correlation between lanes when a port is transmitting on multiple lanes, the scrambling sequence applied to a given output lane of the port shall be offset from the scrambling sequence applied to any other output lane of the port by at least 512 bits. If separate scrambling sequence generators are used for each lane, the offset requirement can be achieved by initializing the scramblers to the values specified in Table 5-4, which provide an offset of 512.

| Table | 5_4   | Scran          | hler | Initia  | lization | Values |
|-------|-------|----------------|------|---------|----------|--------|
| IAINE | .7=4. | <b>301 A11</b> | ,    | 1111111 |          | values |

| Lane | Initialization value [x <sup>1</sup> -x <sup>58</sup> ] |
|------|---------------------------------------------------------|
| 0    | 0x1ec_f564_79a8_b120                                    |
| 1    | 0x1a1_af7d_7264_5f9e                                    |
| 2    | 0x2ef_2b62_302b_d094                                    |
| 3    | 0x14a_da90_3a26_68aa                                    |
| 4    | 0x1fe_d572_55e7_da1d                                    |
| 5    | 0x283_8ff2_c69c_3618                                    |
| 6    | 0x3bc_111d_3429_3ece                                    |
| 7    | 0x1c0_3994_44ae_4a2b                                    |
| 8    | 0x09f_ebc2_faee_77fb                                    |
| 9    | 0x239_7200_3b8e_9cff                                    |
| 10   | 0x00a_45db_c14e_f218                                    |
| 11   | 0x36d_3a42_6876_e9c4                                    |
| 12   | 0x2c1_a537_55d7_8dea                                    |
| 13   | 0x2b9_e833_dd9d_6b34                                    |
| 14   | 0x1cb_c090_ab7f_79b3                                    |
| 15   | 0x26f_aa25_7342_3ae5                                    |

# 5.5.4.2 Descrambler Synchronization

Each lane descrambler shall synchronize itself to the data stream it is receiving by using Seed ordered sequences. For more information about Seed ordered sequences, refer to Section 5.9.1, "Seed Ordered Sequence".

The first Descrambler Seed control codeword of the Seed ordered sequence shall be used to re-initialize the state of the descrambler. Refer to 5.5.3.3 Descrambler Seed Control Codeword for the mapping of seed[0:57] to the descrambler coefficients. A Descrambler Seed control codeword shall be determined to be the first in a Seed ordered sequence if the preceding codeword is not a Descrambler Seed control codeword. Based on this definition, only the first Seed ordered sequence of a sequence of consecutive Seed ordered sequences will trigger descrambler re-initialization.

After a lane descrambler has been re-initialized, the second Descrambler Seed control codeword of the Seed ordered sequence shall be used to verify descrambler synchronization. The descrambler verification is done by comparing the received seed value from the Descrambler Seed control codeword with the current seed value of the descrambler and if they match then the descrambler is determined to be "in sync"; otherwise, the descrambler shall be determined to be "out of sync".

A sync test can fail because of either a loss of descrambler sync or a data transmission error(s) in either of the codewords of the Seed ordered sequence.

If a descrambler sync test fails while receive\_enable is asserted, an initialized port shall immediately enter the Input Error-stopped state if it is not already in that state and resynchronize the descrambler. An uninitialized port shall ignore scrambler sync failures. For more information about error recovery processes, refer to Section 6.13, "Error Detection and Recovery for Reliable Transmission". All control symbols and packets received while the lane descrambler of a 1x link or the lane descrambler of any lane carrying control symbols and packets in a multi-lane mode is out of sync shall be ignored and discarded. The cause field in the packet-not-accepted control symbol issued by the port on entering the Input Error-stopped state due to a sync check failure shall indicate "loss of descrambler sync".

To ensure that a port that may have lost descrambler sync can recover descrambler sync before it is sent a link maintenance protocol link-request control symbol, a LP-Serial port that is operating with IDLE3 shall transmit a Seed ordered sequence before every transmitted link-request control symbol. For reset-device or reset-port where four link-request control symbols are transmitted, each of the four link-request control symbols shall be preceded by a Seed ordered sequence. The Seed ordered sequence shall be transmitted in parallel on each of the N active lanes of a link operating in Nx mode, and shall immediately precede the link-request control symbol. If the link is operating in 1x mode, the last codeword of the Seed ordered sequence is immediately followed by the first codeword of the link-request. If the link is operating in Nx mode, the last column of the Seed ordered sequence is immediately followed by the column containing the codewords of the link-request.

### **5.5.5** Selective Codeword Inversion

Selective codeword inversion is used to bound the running disparity of the signal transmitted over each lane of a LP-Serial link that uses 64b/67b encoding.

#### **5.5.5.1** Selective Codeword Inversion Rules

Selective codeword inversion shall be applied to the signal transmitted over each lane of an LP-Serial link according to the following rules.

- 1. The transmitter shall start with 0 as the initial value for the running disparity calculation for each lane.
- 2. After each codeword is formed and if appropriate, scrambled, compute the disparity of the resulting codeword.
- 3. If the signs of the codeword disparity and the running disparity of the lane over which the codeword will be transmitted are different, the codeword shall be transmitted as is without inversion. The running disparity at the end of the codeword shall be the running disparity at the beginning of the codeword plus the disparity of the codeword.

- 4. If the signs of the codeword disparity and the running disparity of the lane over which the codeword will be transmitted are the same, invert bits [0,3:66] of the codeword and transmit the resulting codeword. The running disparity at the end of the codeword shall be the running disparity at the beginning of the codeword minus the disparity of the codeword before inversion.
- 5. At the receiver, invert bits [0,3:66] of each received codeword if codeword bit[0] = 0b1 (the codeword was inverted before transmission).

### **5.5.6** Lane Check Calculation

A lane BIP-23 field is carried in each Lane Check control codeword. This allows an accurate and fast measure of the bit error ratio of a specific lane. This information is used to update error counters; however, no state machines use this information.

Each Lane Check control codeword has two Bit Interleaved Parity (BIP) fields, BIP-23 and iBIP-23. iBIP-23 is a bit-wise inversion of BIP-23 to simplify error detection and to maintain a data field disparity value of 0. The BIP-23 field contains the result of a BIP calculation. Each bit in the BIP-23 field is an even parity calculation over a set of specified bits from each codeword on a given lane, as specified in Table 5-5. The first codeword in the transmitters and receivers BIP calculation shall be a Lane Check control codeword, modified such that the BIP field is all 0. Note that the iBIP field of the Lane Check control codeword is kept unchanged. The BIP calculation shall exclude Skip-Marker and Skip control codewords. The BIP calculation shall be done on non-inverted codewords. On the transmit side the codeword values in the BIP calculation shall not have selective codeword inversion applied. On the receive side, the BIP calculation shall use the uninverted, original values of codewords that had selective codeword inversion applied for transmission.

The Lane Check control codeword is used to implement a parity check over intervals of codewords that begin with a Lane Check control codeword, known as the 'start' Lane Check, and end with the next Lane Check control codeword known as the 'finish' Lane Check. The 'finish' Lane Check for the preceding codeword sequence is the 'start' Lane Check for the next codeword sequence. When a 'finish' Lane Check control codeword is received, the BIP-23 value calculated by the receiver shall be checked against the BIP-23 field of the 'finish' Lane Check control codeword. If the two values are different, the receiver's Lane n Status 0 CSRs "8b/10b decoding errors" field shall be incremented by 1. Note that the receivers calculated BIP-23 value used in the comparison shall exclude the 'finish' Lane Check control codeword. The checking procedure is sufficient to detect errors in the 'start' Lane Check non-BIP-23 fields, the codeword sequence, and the 'finish' Lane Check BIP-23 field. Bit errors in one 'start' to 'finish' Lane Check interval do not influence bit error detection in subsequent 'start' to 'finish' Lane Check intervals.

Table 5-5 shows the contribution of the bits from the 67-bit codeword to each BIP-23 bit. As an example, BIP-23 bit 1 is generated by XORing bits 0, 22, and 45

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

from all previous 67-bit codewords starting with the last Lane Check control codeword. BIP-23 bit 0 and bit 22 include one less bit from each 67-bit codeword.

An example BIP calculation is displayed in Figure 5-15. Codewords starting from the Lane Check control codeword up until the last codeword before a Skip-marker are included in the BIP-23 calculation. The BIP-23 field of the 'start' Lane Check control codeword is all zeros in the calculation.

**Table 5-5. BIP-23 Calculation** 

| BIP-23 bit number | Assigned 67-bit word bits |
|-------------------|---------------------------|
| 0                 | 21, 44                    |
| 1                 | 0, 22, 45                 |
| 2                 | 1, 23, 46                 |
| 3                 | 2, 24, 47                 |
| 4                 | 3, 25, 48                 |
| 5                 | 4, 26, 49                 |
| 6                 | 5, 27, 50                 |
| 7                 | 6, 28, 51                 |
| 8                 | 7, 29, 52                 |
| 9                 | 8, 30, 53                 |
| 10                | 9, 31, 54                 |
| 11                | 10, 32, 55                |
| 12                | 11, 33, 56                |
| 13                | 12, 34, 57                |
| 14                | 13, 35, 58                |
| 15                | 14, 36, 59                |
| 16                | 15, 37, 60                |
| 17                | 16, 38, 61                |
| 18                | 17, 39, 62                |
| 19                | 18, 40, 63                |
| 20                | 19, 41, 64                |
| 21                | 20, 42, 65                |
| 22                | 43, 66                    |



Figure 5-15. Example of Calculation for Bit 1 of BIP-23

The BIP-23 is calculated over the fully encoded, scrambled, but not selectively inverted codewords.

When calculating the BIP-23 value for the first Lane Check control codeword to be transmitted on a link after silence the value does not matter and the BIP-23 can either be set to a fixed value or be calculated over and an unspecified number of codewords preceding the Skip ordered sequence containing the Lane Check control codeword.

The BIP-23 value of the first error free received Lane Check control codeword that is recognized by the receiver after achieving codeword lock shall be not be checked.

### 5.5.7 Transmission Order

The parallel 67-bit codeword output of the encoder shall be serialized and transmitted with bit 0 transmitted first and a sequential bit ordering towards bit 66. This is shown in Figure 5-16.

Figure 5-16 gives an overview of a set of characters passing through the encoding, serializing, transmission, deserializing, and decoding processes. The left side of the figure shows the transmit process of encoding a character stream using 64b/67b encoding and the 67-bit serialization. The right side shows the reverse process of the receiver deserializing and using 64b/67b decoding on the received codewords.

The dotted line shows the functional separation between the PCS, that provides 67-bit codewords, and the PMA Layer that serializes the codewords.

The drawing also shows on the receive side the bits of the type field containing the pattern that is used by the receiver to establish 67-bit codeword boundary synchronization.



Figure 5-16. Lane Encoding, Serialization, Deserialization, and Decoding Process

### **5.6 Packet Transmission Rules**

The packet format as defined in Chapter 2, "Packets" shall be augmented by an additional 32-bit link CRC-32 for transport over a link for which 64b/67b encoding is employed. The link CRC-32 shall be generated by the transmitting port and shall

be used to check for packet corruption by the receiving port after which the link CRC-32 shall be discarded. The link CRC-32 shall be computed over the packet data, excluding the ackID field, including the CRC-16 and if present the additional embedded CRC-16 and the 16-bit pad. The link CRC-32 shall use the polynomial specified in IEEE 802.3 - 2008 (Section 1) clause 3.2.9. The link CRC-32 shall be computed as described in Section 5.6.1.

The length of packets shall be an integer multiple of 8 bytes. The length includes the link CRC-32. Packets that are not an integer multiple of 8 bytes in length shall be padded with 4 bytes of 0x00 such that the padded length is an integer multiple of 8 bytes. The padding bytes of 0x00 shall be placed after the link CRC-32.

The padding bytes allow the CRC-32 check to be performed on an 8 byte boundary. Corrupt padding bytes may or may not cause a CRC-32 error to be detected, depending upon the implementation. Corruption of the 2 pad bytes inserted after the final CRC-16 of a packet shall cause a CRC-32 error to be detected.

The maximum length of a packet shall be 288 bytes: the 280 byte maximum packet length calculated in Section 2.5 plus 4 bytes for the additional CRC-32. (288 bytes is an integer multiple of 8 bytes.)

Packets whose transmission is terminated before the end of the packet shall be terminated at an 8 byte boundary relative to the beginning of the packet except in error recovery cases. Receivers shall not assume that a packet whose transmission is terminated before the end of the packet includes the link CRC-32.

#### **5.6.1** Link CRC-32 Code

The IEEE 802.3 - 2008 (Section 1) clause 3.2.9 polynomial:

$$X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$$

shall be used to generate the link CRC-32 for packets. The value of the link CRC-32 shall be initialized to 0xFFFF\_FFFF (all logic 1s) at the beginning of each packet. For the link CRC-32 calculation, the six ackID bits are treated as logic 0s. As an example, a 32-bit wide parallel calculation is described in the equations in Table 5-6. Equivalent implementations of other widths can be employed.

e e e e 0 0 0 1 1 1 1 1 2 2 2 2 2 2 2 **Check Bit** 0 0 0 0 0 0 1 1 1 1 1 2 2 2 3 3 3 0 2 4 5 7 5 7 8 9 0 5 7 9 6 8 9 1 2 3 4 6 1 2 3 4 6 8 1 C00 X X X X X X X X X X X X C01 X X X x x X X X X X X X C02 X X  $\mathbf{x} \mid \mathbf{x} \mid \mathbf{x}$ X X X X X X X C03 X  $\mathbf{x} \mid \mathbf{x} \mid \mathbf{x}$ X X X X X X X Х X C04 X  $\mathbf{x} \mid \mathbf{x} \mid \mathbf{x} \mid \mathbf{x}$ X X X X X X x x X C05 X X x x X X X  $\mathbf{X} \mid \mathbf{X}$ X X X X X X

**Table 5-6. Parallel Link CRC-32 Equations** 

**Table 5-6. Parallel Link CRC-32 Equations (Continued)** 

| Check Bit | e<br>0<br>0 | e<br>0<br>1 | e<br>0<br>2 | e<br>0<br>3 | e<br>0<br>4 | e<br>0<br>5 | e<br>0<br>6 | e<br>0<br>7 | e<br>0<br>8 | e<br>0<br>9 | e<br>1<br>0 | e<br>1<br>1 | e<br>1<br>2 | e<br>1<br>3 | e<br>1<br>4 | e<br>1<br>5 | e<br>1<br>6 | e<br>1<br>7 | e<br>1<br>8 | e<br>1<br>9 | e<br>2<br>0 | e<br>2<br>1 | e<br>2<br>2 | e<br>2<br>3 | e<br>2<br>4 | e<br>2<br>5 | e<br>2<br>6 | e<br>2<br>7 | e<br>2<br>8 | e<br>2<br>9 | e<br>3<br>0 | e<br>3<br>1 |
|-----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| C06       | х           |             | Х           | X           |             |             |             |             |             | Х           | Х           |             | Х           | Х           | X           |             | X           |             |             |             | х           |             |             | X           |             |             |             |             | Х           | X           |             |             |
| C07       |             | х           |             | х           | х           |             |             |             |             |             | х           | х           |             | х           | Х           | х           |             | х           |             |             |             | х           |             |             | Х           |             |             |             |             | х           | Х           |             |
| C08       | х           |             | х           |             | х           | Х           |             |             |             |             |             | х           | х           |             | Х           | х           | Х           |             | х           |             |             |             | Х           |             |             | х           |             |             |             |             | Х           | Х           |
| C09       | х           |             | х           |             | х           | х           |             | х           | х           |             |             |             | х           | х           |             | х           |             | х           |             | х           | х           |             | X           |             |             |             |             |             |             |             |             | х           |
| C10       | х           |             | х           |             | х           | х           |             | х           |             | х           |             |             |             | х           | X           |             |             |             | х           |             |             | х           | х           |             |             |             | х           |             |             |             |             |             |
| C11       |             | х           |             | х           |             | х           | х           |             | х           |             | х           |             |             |             | Х           | х           |             |             |             | х           |             |             | х           | Х           |             |             |             | х           |             |             |             |             |
| C12       |             |             | х           |             | х           |             | х           | х           |             | х           |             | х           |             |             |             | х           | х           |             |             |             | х           |             |             | Х           | Х           |             |             |             | х           |             |             |             |
| C13       | х           |             |             | х           |             | х           |             | х           | X           |             | х           |             | х           |             |             |             | X           | х           |             |             |             | x           |             |             | X           | х           |             |             |             | х           |             |             |
| C14       | х           | х           |             |             | х           |             | X           |             | X           | х           |             | х           |             | х           |             |             |             | х           | х           |             |             |             | X           |             |             | х           | х           |             |             |             | X           |             |
| C15       |             | х           | х           |             |             | х           |             | х           |             | х           | х           |             | х           |             | х           |             |             |             | х           | х           |             |             |             | X           |             |             | х           | х           |             |             |             | х           |
| C16       |             | Х           |             |             | х           |             |             | Х           |             |             | х           | X           |             | х           |             | х           | X           |             |             | X           |             |             | X           | X           | X           |             | Х           | х           | х           |             |             |             |
| C17       |             |             | х           |             |             | х           |             |             | Х           |             |             | х           | х           |             | X           |             | Х           | х           |             |             | х           |             |             | Х           | X           | х           |             | х           | х           | х           |             |             |
| C18       | х           |             |             | Х           |             |             | X           |             |             | х           |             |             | X           | х           |             | х           |             | х           | х           |             |             | х           |             |             | Х           | х           | Х           |             | х           | Х           | X           |             |
| C19       | х           | Х           |             |             | х           |             |             | X           |             |             | х           |             |             | х           | X           |             | X           |             | х           | х           |             |             | X           |             |             | х           | Х           | х           |             | Х           | X           | Х           |
| C20       | X           |             |             | X           | X           | X           | X           | X           |             |             |             | Х           |             |             | X           | X           | X           | X           |             | Х           |             |             | X           |             |             |             |             | X           | X           |             | X           | X           |
| C21       | X           |             | X           | X           |             | X           |             |             |             |             |             |             | X           |             |             | X           |             | X           | X           |             |             |             | X           |             |             |             | X           |             | X           | X           |             | X           |
| C22       |             |             | X           |             |             |             |             | X           | X           |             |             |             |             | X           |             |             |             |             | X           | X           | X           |             | X           |             |             |             | X           | X           |             | X           | X           |             |
| C23       | X           |             |             | X           |             |             |             |             | X           | Х           |             |             |             |             | X           |             |             |             |             | X           | X           | X           |             | X           |             |             |             | X           | X           |             | X           | X           |
| C24       |             |             | X           | X           |             |             | X           | X           | X           | X           | X           |             |             |             |             | X           | X           |             |             |             |             | X           |             | X           | X           |             | X           |             | X           | X           |             | X           |
| C25       |             | X           | X           |             |             |             | X           |             |             | X           | X           | X           |             |             |             |             |             | X           |             |             | X           |             |             | X           | X           | X           | X           | X           |             | X           | X           |             |
| C26       |             |             | X           | X           |             |             |             | X           |             |             | X           | X           | X           |             |             |             |             |             | X           |             |             | X           |             |             | X           | X           | X           | X           | X           |             | X           | X           |
| C27       | X           | X           | X           |             |             |             | X           | X           |             |             |             | X           | X           | X           |             |             | X           |             |             | X           | X           |             |             | X           |             | X           |             | X           | X           | X           |             | X           |
| C28       | X           |             |             |             | X           |             | X           |             |             |             |             |             | X           | X           | X           |             | X           | X           |             |             |             | X           | X           | X           | X           |             |             |             | X           | Х           | X           |             |
| C29       | Х           | X           |             |             |             | X           |             | X           |             |             |             |             |             | Х           | X           | Х           |             | X           | Х           |             |             |             | X           | X           | X           | Х           |             |             |             | Х           | X           | Х           |
| C30       |             |             |             | Х           | X           |             |             | X           |             |             |             |             |             |             | X           | Х           |             |             | Х           | X           | X           |             | X           |             | X           | Х           |             |             |             |             | X           | X           |
| C31       | X           | X           | X           | X           |             | X           | X           | X           |             |             |             |             |             |             |             | X           |             |             |             | X           |             | X           | X           |             |             | X           |             |             |             |             |             | X           |

where:

contents of the new check symbol

e00–e31 contents of the intermediate value symbol

e00 = d00 XOR c00

e01 = d01 XOR c01

through

e31 = d31 XOR c31

d00–d31 contents of the next 32 bits of the packet

c00–c31 contents of the previous check symbol assuming the pipeline described in Figure 5-17



Figure 5-17. Link CRC-32 Generation Pipeline

## 5.7 Packet Delimiting and Alignment

Packets shall be delimited for transmission by two control symbols, a "start of packet delimiter" and an "end of packet delimiter". The control symbol containing the start of packet delimiter shall immediately precede the first byte of the packet or the first byte of an embedded control symbol. With one exception stated below, the control symbol containing the end of packet delimiter shall immediately follow the last byte of the packet or the last byte of an embedded control symbol.

#### 5.7.1 Packet Start Delimiter

The beginning of packet shall be delimited by a start-of-packet control symbol.

After 64b/67b encoding, the last half of the start-of-packet control symbol shall share a CSE control codeword with the first 4 data bytes of the packet, or a CSEB control codeword with the first half of an embedded control symbol.

#### **5.7.2 Packet Termination Delimiters**

A packet shall be terminated in one of the following ways.

The end of a complete packet is delimited with

an end-of-packet control symbol or

a start-of-packet control symbol that also marks the beginning of the next packet.

The packet is canceled by

a restart-from-retry control symbol,

a stomp control symbol or

any link-request control symbol.

After 64b/67b encoding, and with one exception stated below, the first half of the packet terminating delimiter control symbol shall share a CSB control codeword with the last 4 data bytes of the packet, or a CSEB control codeword with the last half of an embedded control symbol.

If a packet is cancelled with a link-request control symbol, a Seed ordered sequence shall be transmitted between the end of the packet and the link-request control symbol on all lanes. Bytes of 0x00 shall be used to pad the space between the end of the packet and the beginning of the Seed ordered sequence. The link-request control symbol shall immediately follow the Seed ordered sequence. The link-request control symbol shall begin transmission in Lane 0 of a multi-lane port. Since the link-request control symbol also functions as the "restart-from-error" control symbol, the transmission of the Seed ordered sequence is needed to allow the receiver's descrambler(s) to recover synchronization with the input data stream(s) in the case the receiving port has lost descrambler sync.

## **5.8 Control Symbol Transmission Rules**

Links using the 64b/67b line code shall use Control Symbol 64 as defined in Section 3.3. Each control symbol shall be encoded using a pair of contiguous control codewords such that half of the control symbol is in each of the two control codewords. Isolated control symbols shall be encoded using a CSB control codeword followed by a CSE control codeword. A sequence of n contiguous control symbols shall be encoded with one CSB control codeword followed in order by n-1 CSEB control codewords and one CSE control codeword.

Control symbols embedded in a packet shall align to an 8-byte boundary relative to the beginning of the packet.

## **5.9 Ordered Sequences**

To facilitate error detection, the Seed, Status/Control, Lane Check, Skip Marker and Skip control codewords shall be transmitted only in "ordered sequences". Each ordered sequence is comprised of a sequence of two or more control codewords with fixed ordering and with sufficient known content and redundancy to detect corruptions in a received ordered sequence.

When an ordered sequence is transmitted on a link direction operating in a multi-lane mode, the ordered sequence shall be transmitted in parallel on all active lanes with the sequence beginning in the same column on all active lanes and ending in the same column on all active lanes. The result being that when transmitted, the ordered sequence appears on the link as columns of codewords, one column for each codeword in the sequence. Ordered sequences shall not be striped. While the same

ordered sequence of codewords is sent in parallel on all active lanes, the values carried in the codewords of the sequence can differ from lane to lane.

The reception of an incorrectly formed or corrupted ordered sequence on any active receive lane shall be handled by the receiver as an input error.

With one exception defined in Section 5.7.2, control codewords with a CC\_type value of 0 shall not be transmitted within delimited packets. Control codewords with a CC\_type value of 0 shall not interrupt control symbol transmission, as defined in Section 5.8. Control codewords with a CC\_type of 0 shall always be transmitted as columns, where every codeword in the column has the same value in data\_field[32:35].

For forward compatibility and robustness, a column of control codewords with a CC\_type of 0 and data\_field[32:35] value that the port does not understand shall be handled as follows. A column of control codewords with a reserved data\_field[32:35] value shall not be processed further, and shall not cause an error to be detected. A column of control codewords with an unsupported implementation specific data\_field[32:35] value shall not be processed further, and shall not cause an error to be detected. A column of control codewords with a supported implementation specific data\_field[32:35] value shall not be processed further while processing of implementation specific control codewords is disabled.

### **5.9.1** Seed Ordered Sequence

The Seed ordered sequence shall be comprised of two sequential Descrambler Seed control codewords. Sending the seed in successive codewords allows the descrambler to be initialized with the first codeword and then checked with the second codeword. If either codeword is corrupted, the type or format bits of the codewords will not match or the seed in the second codeword will not match the seed generated by the descrambler from the seed in the first codeword and allowing the corruption to be easily detected.

Table 5-7. Seed ordered sequence

| Seed ordered sequence |
|-----------------------|
| Seed control codeword |
| Seed control codeword |

The Seed ordered sequence shall be transmitted before each link-request control symbol. As part of the IDLE3 sequence the Seed ordered sequence shall be transmitted at least once for every 53 codewords transmitted per lane. For more information on the idle sequence, refer to Section 5.10, "Idle Sequence".

### 5.9.2 Status/Control Ordered Sequence

The Status/Control ordered sequence shall be comprised of two sequential Status/Control control codewords. The content of the two Status/Control control codewords in a Status/Control ordered sequence transmitted on a specific lane shall be identical. The sequential transmission of two identical Status/Control control codewords per lane allows corruption in either of the two words to be easily detected by simple comparison.

Table 5-8. Status/Control ordered sequence

| Status/Control sequence         |
|---------------------------------|
| Status/Control control codeword |
| Status/Control control codeword |

A Status/Control ordered sequence shall be considered valid only if the two consecutive Status/Control control codewords are identical and the variable lane\_sync[k] is asserted, where k is the lane the codewords are received on.

When a link is operating in a multi-lane mode, the Status/Control ordered sequence shall be used by the receiver to align the active lanes.

Before the output enables of the transmitter are deasserted, the IDLE3 sequence shall be transmitted for a period of time which allows 8 Status/Control ordered sequences to be sent with the "Port Entering Silence" and "Lane Entering Silence" indications set according to what triggered the output enables to be deasserted. After the first Status/Control ordered sequence that signals Entering Silence the transmitter shall not be transmitting longer than a period of 512 codewords, which is sufficient to transmit more than the required 8 Status/Control ordered sequences. Implementations should complete packets which are currently in transmission before starting transmission of the IDLE3 sequence. For more information on the idle sequence, refer to Section 5.10, "Idle Sequence".

The Status/Control ordered sequence shall be transmitted at least once for every 256 codewords transmitted per lane when operating in asymmetric mode and the variable xmt\_sc\_seq is set (See Section 5.19.1.3). As part of the IDLE3 sequence the Status/Control ordered sequence shall be transmitted at least once for every 53 codewords transmitted per lane. Under no circumstances shall the Status/Control ordered sequence be transmitted more often than once for every 18 codewords transmitted per lane.

### 5.9.3 Skip Ordered Sequence

When transmitted, the Skip ordered sequence shall be comprised of a Skip-marker control codeword immediately followed by three Skip control codewords, then followed in order by a Lane Check control code and a Seed ordered sequence. The transmitted Skip ordered sequence is shown in Table 5-9.

Table 5-9. Skip ordered sequence

| Skip ordered sequence        |  |  |  |  |
|------------------------------|--|--|--|--|
| Skip-Marker control codeword |  |  |  |  |
| Skip control codeword        |  |  |  |  |
| Skip control codeword        |  |  |  |  |
| Skip control codeword        |  |  |  |  |
| Lane Check control codeword  |  |  |  |  |
| Seed control codeword        |  |  |  |  |
| Seed control codeword        |  |  |  |  |

When received, a Skip ordered sequence shall be comprised of a Skip-marker control codeword followed in order by one or more Skip control codewords, a Lane Check control codeword and a Seed ordered sequence. Any deviation from this order indicates that an error has occurred. The Seed ordered sequence shall be used to verify, and if necessary, to reset the descrambler synchronization.

The Skip ordered sequence is used for clock compensation. A retimer may add one Skip control codeword or delete one Skip codeword from a Skip ordered sequence to compensate for the difference between its input and output baud rates. If a retimer adds a Skip codeword to the sequence, it shall add the codeword immediately after the Skip-Marker codeword. On links operating in a multilane mode, Skip codewords shall be added or deleted in columns.

A port shall transmit a Skip ordered sequence on each of its active output lanes at least once for every 5000 codewords transmitted per lane by the port. Since a packet or delimited control symbol may not be interrupted by an ordered sequence, it is recommended that a port transmit a Skip ordered sequence on each of its active output lanes at least once for every 4096 codewords transmitted per lane by the port.

## **5.10 Idle Sequence**

The idle sequence defined for 64b/67b encoded links is referred to as IDLE3. The IDLE3 sequence is a sequence of codewords transmitted by a LP-Serial port on each of its active output lanes when the port is not initialized, and when the port is initialized and there are no packets or control symbols to transmit. The IDLE3 sequence enables a LP-Serial receiver to acquire and retain bit, codeword and lane alignment, as well as supporting clock compensation.

When idle is transmitted by a LP-Serial port, an idle sequence shall be transmitted on each of the port's active output lanes. Ports operating in Nx mode shall not stripe the idle sequence across the active lanes; there is an idle sequence for each of the N lanes.

An uninitialized LP-Serial port (state variable port\_initialized not asserted) shall continuously transmit an idle sequence on all active output lanes. An initialized LP-Serial port (state variable port\_initialized asserted) shall transmit an idle sequence on each of its active output lanes when there is nothing else to transmit. An idle sequence may not be inserted in a packet or control symbol. An initialized LP-Serial port that becomes uninitialized while transmitting a packet or control symbol may transmit several codewords per lane of packet and/or control symbol before beginning the transmission of an idle sequence.

On links operating in 1x mode, the first codeword of the idle sequence shall immediately follow the last codeword of the preceding control symbol. When a link is operating in Nx mode, the first column of N idle codewords shall immediately follow the column containing the last codeword of the preceding control symbol.

## **5.10.1** Idle Sequence 3 (IDLE3)

The IDLE3 Sequence shall be a continuous sequence of "ordered sequences" and data codewords containing pseudo-random data. Data codewords containing pseudo-random data will be referred to as "pseudo-random data codewords". The exact sequence of "ordered sequences" and pseudo-random data codewords comprising a specific IDLE3 sequence is implementation dependent.

The IDLE3 sequence shall be generated according to the following rules.

- 1. Pseudo-random data codewords shall be generated by first forming data codewords filled with bytes of 0x00 and then scrambling those data codewords with the transmitter's per lane scrambler(s).
- 2. An ordered sequence, once begun, shall be transmitted in its entirety.
- 3. When IDLE3 sequence is being transmitted:

A Status/Control ordered sequence shall be transmitted once every 18 to 53 codewords transmitted per lane.

A Seed ordered sequence shall be transmitted at least once every 53 codewords transmitted per lane.

The Seed ordered sequences transmitted as part of Skip ordered sequences can be counted as part of the Seed ordered sequences that are transmitted to meet the minimum Seed ordered sequence transmission rate.

The spacing between Status/Control ordered sequences should be pseudo-random to minimize peaks in the spectrum of the transmitted signal.

4. If a port is transmitting in 1x mode:

The IDLE3 sequence may begin with a pseudo-random data codeword or any ordered sequence.

An ordered sequence may begin at any codeword boundary that is not interior to another ordered sequence.

The IDLE3 sequence may be terminated after the last codeword of an ordered sequence or after any data codeword.

#### 5. If a port is transmitting in a multi-lane mode:

The IDLE3 sequence begins at a column boundary

An IDLE3 sequence shall be transmitted in parallel on all active lanes

The sequence of ordered sequences and pseudo-random data codewords shall be exactly the same for all active lanes.

The IDLE3 sequence and each ordered sequence in the IDLE3 sequence shall begin in the same column for all active lanes and shall end in the same column for all active lanes, i.e. the IDLE3 sequence and all ordered sequences in the IDLE3 sequence are aligned across the active lanes.

The IDLE3 sequence may begin with a pseudo-random data codeword or any ordered sequence, subject to the following restriction on Status/Control ordered sequence spacing.

Status/Control ordered sequences shall be separated by at least 16 non-Status/Control codeword columns, regardless of whether the last Status/Control ordered sequence was part of this IDLE3 sequence or a previous IDLE3 sequence. (This requirement is to ensure that Status/Control ordered sequence columns that are used for lane alignment are separated by a minimum of 16 codeword columns.)

An ordered sequence may begin at any codeword column boundary that is not interior to another ordered sequence.

The IDLE3 sequence may be terminated after the last codeword of an ordered sequence or after any pseudo-random data codeword.

### **5.10.2** Idle Sequence 3 Generation

A primitive polynomial of at least 7th degree is recommended as the generating polynomial for the pseudo-random sequence that is used in the generation of the idle sequence. The polynomials  $x^7 + x^6 + 1$  and  $x^7 + x^3 + 1$  are examples of primitive 7th

degree polynomials which may be used as generator polynomials. The pseudo-random sequence generator is clocked (generates a new pseudo-random sequence value) once per idle sequence codeword (column). Five of the pseudo-random sequence generator state bits may be selected to generate the pseudo-random value for Status/Control ordered sequence spacing. The selection of the state bits and their weighting has an impact on the distribution of values for Status/Control ordered sequence spacing.

One way to achieve the random spacing requirements from Section 5.9.1 is to repeatedly send one of the following sequences depending on the need to transmit Skip ordered sequences:

1. Sequence starting with a Seed ordered sequence:

One Seed ordered sequence

A pseudo-random number between 14 and 45 of Data codewords

A Status/Control ordered sequence

2. Sequence starting with a Skip ordered sequence:

One Skip ordered sequence

A pseudo-random number between 9 and 40 of Data codewords

A Status/Control ordered sequence

The above sequences provide the required spacing of 16 to 47 codewords between Status/Control ordered sequences. Transmission of Skip ordered sequences should be minimized, as completion of the seven codeword Skip sequence delays the start of packet transmission.

It should be kept in mind that transmitting Skip ordered sequences too often can impact link efficiency if packets arrive for transmission when a Skip ordered sequence is being transmitted. This is because the Skip ordered sequence is seven codewords long and it has to be completed before packet transmission can start.

Figure 5-18 shows an example circuit illustrating how this may be done. The clock ticks whenever a codeword or column is transmitted. Send\_idle is asserted whenever an idle sequence begins and stays asserted until the idle sequence ends. The equations for start\_sc, start\_skip and start\_seed indicate the states in which to start the transmission of either Status/Control, Skip or Seed ordered sequences respectively. The example circuit will provide a pseudo random number between 17 and 32 of codewords before the first Status/Control ordered sequence, and a pseudo-random number between 16 and 47 of codeword between any of the following Status/Control ordered sequences. Any equivalent method is acceptable.



Figure 5-18. Example of a Pseudo-Random Idle Codeword Generator

## **5.10.3 IDLE3 Idle Sequence Selection**

LP-Serial Baud Rate Class 3 links may also support Baud Rate Class 1 and 2 speeds. These links may optionally support the IDLE3 sequence at Baud Rate Class 1 and 2.

If a LP-Serial port is operating at Baud Rate Class 1 or 2, and at least one link partner supports IDLE3 in addition to the required IDLE sequence for the baud rate class, the port shall determine which idle sequence to use on the link based on the following algorithm during the port initialization process:

If the LP-Serial port is operating at Baud Rate Class 1 or 2, supports DME training as specified in Section 5.11.2.1, "Long run 10.3125 and 12.5 Gbaud

training" or Section 5.11.3.1, "Long run 25.78125 Gbaud training", and its configuration allows it to use DME training, the port shall transmit the DME training sequence as specified in Section 5.11.2.1, "Long run 10.3125 and 12.5 Gbaud training" or Section 5.11.3.1, "Long run 25.78125 Gbaud training", and execute the Baud Rate Class 3 long run lane training state machine as specified in Section 5.19.3.1, "Long run Lane\_Training State Machine" until reaching the CW\_TRAINING0 or TRAINED state. Note that it is impossible to reach either of these states if the link partner is transmitting IDLE2 or IDLE1.

If the link partner is operating at Baud Rate Class 1 and has asserted link\_initialized using IDLE1 or IDLE2 since the last port or device reset, and either does not support DME training, has disabled DME training, or has reached the TRAINED state, the port shall transmit the previously selected idle sequence and complete initialization as defined in Chapter 4, "8b/10b PCS and PMA Layers".

If the LP-Serial port is operating at Baud Rate Class 2, has asserted link\_initialized using IDLE2 since the last port or device reset, and either does not support DME training, has disabled DME training, or has reached the TRAINED state, the port shall transmit IDLE2 and complete initialization as defined in Chapter 4, "8b/10b PCS and PMA Layers".

If the LP-Serial port is operating at Baud Rate Class 1 or 2, has not asserted link\_initialized since the last port or device reset, supports IDLE3 at Baud Rate Class 1 and 2, is configured to allow IDLE3 use at Baud Rate Class 1 and 2, and either does not support DME training, has disabled DME training, or has reached the CW\_TRAINING0 or TRAINED state, shall transmit IDLE3 as defined in Section 5.10, "Idle Sequence". The LP-Serial port shall continue to execute the long run lane training state machine as specified in Section 5.19.3.1, "Long run Lane\_Training State Machine" until reaching the TRAINED state if DME training was performed, or shall start to execute the short run training state machine as defined in Section 5.19.3.2, "Short run Lane\_Training state machine" if long run lane training was not performed.

A LP-Serial port that has not asserted link\_initialized since the last port or device reset and is transmitting the DME Training or IDLE3 sequence shall monitor the idle sequence it is receiving from the connected port. The port shall determine the encoding (64b/67b or 8b/10b) being received from the connected port using a lane for which lane\_sync is asserted, as defined in Section 4.12.4.2, "Lane Synchronization State Machine" and Section 5.19.5, "Lane Synchronization State Machine". The techniques and algorithms used by a port supporting IDLE3 and at least one of IDLE1 or IDLE2 to determine which encoding it is receiving are implementation specific and outside the scope of this specification.

If the LP-Serial port that is transmitting the IDLE3 sequence receives IDLE3 from the connected port, IDLE3 shall be the idle sequence used on the link until the port or device is reset. If the port determines that an 8b/10b encoded stream is being received from the connected port, and the port is operating at Baud Rate Class 2, IDLE2 shall be the idle sequence used on the link until the port is reset. If the port determines that an 8b/10b encoded stream is being received from the connected port, and the port is operating at Baud Rate Class 1, the port shall follow the procedure defined in Section 4.7.5, "Idle Sequence Selection".

There are restrictions on the type of equalizers and, if any of the equalization is adaptive, on the adaptive equalizer training algorithms that can be used by ports operating at Baud Rate Class 1 and Baud Rate Class 2. These restrictions are specified in Section 10.2, "Equalization" and Section 11.2, "Equalization".

# **5.11 Adaptive Equalization**

At baud rates of 10 Gbaud and higher, the transmission characteristics of channels from a few centimeters to 1 meter long vary so much that per lane adaptive equalization is required to achieve reliable communication over the full range of channel lengths. Adaptive equalization can be located in the lane transmitter, the lane receiver, or both. Channels whose length does not exceed a few tens of centimeters may require only fixed or manually adjusted equalization for reliable communication.

Training of per lane adaptive receive equalization is controlled by the lane receiver. Reliable training of adaptive receive equalization requires the transmission by the connected lane transmitter of a signal suitable for training. The mechanism and algorithms used to train the adaptive receive equalization are implementation specific and beyond the scope of this specification.

Training of per lane adaptive transmit equalization is also controlled by the connected lane receiver, or some mechanism that has access to measurements of the quality of the signal received by the lane receiver after the signal has been processed by any receive equalization present in the receiver and that has control of the adaptive transmit equalizer settings. Control of the adaptive transmit equalizer setting by the connected receiver requires a method for the lane receiver to send adjustment commands to, and obtain status from, the adaptive equalization in the connected lane transmitter. For LP-Serial links operating with IDLE3, the adjustment commands and status are carried in-band in the per lane training signals transmitted by the connected ports. For interoperability, the training signal, the format of transmit equalizer training commands and status, and the transmit equalizer structure, need to be standardized. The mechanism and algorithms used to train the adaptive transmit equalization are implementation specific and beyond the scope of this specification.

Note that similar standardization is defined for IDLE2 in Section 4.7.4.1.4, "IDLE2 CS Field Use".

### 5.11.1 Lane Training/Retraining

Two modes are specified for adjustment of per lane adaptive equalization, training and retraining.

Training mode is used when a link is initially brought up (starting from the Port\_Initialization state machine SILENT state). It is also used when a port encounters a problem from which it cannot easily recover and therefore attempts recovery by completely reinitializing the link. In training mode, the per lane adaptive equalization is trained with no assumed knowledge of the lane's characteristics.

Retraining mode is used when the adaptive equalization has been initially trained and some equalization adjustment is needed to correct for unacceptable amounts of drift over time in the characteristics of the lane transmitters, the channels, and/or the lane receivers. This mode is provided to allow a port to "fine-tune" the adaptive equalization settings of the lanes it is receiving in less time than would be required to train the lanes from scratch. Retraining uses the IDLE signal as the training signal and starts with the current equalizer settings.

### **5.11.2** Ports Operating at 10.3125 and 12.5 Gbaud

Two sets of electrical specifications are specified for LP-Serial links operating at 10.3125 and 12.5 Gbaud, a short run set and a long run set. LP-Serial ports that support the long run electrical specification are referred to as "long run" ports. LP-Serial ports that support only the short run electrical specification are referred to as "short run" ports.

Long run ports shall support both long run and short run electrical specifications and both long run training as specified in Section 5.11.2.1, and short run training as specified in Section 5.11.2.2. Short run ports may support short run training. Ports that support training shall support retraining.

### 5.11.2.1 Long run 10.3125 and 12.5 Gbaud training

Long run ports shall support adaptive equalizer training using the training frame structure, DME encoding of the control channel and the protocol specified in Clauses 72.6.10.1 through 72.6.10.2, and their sub-clauses, the Frame lock and Coefficient update state machines specified in Clause 72.6.10.4, and the related variables defined in Clause 72.6.10.3 and the transmitter output waveform and waveform requirements specified in Clauses 72.7.1.10 and 72.7.1.11 of IEEE Standard 802.3-2008 (Part 5) for 10GBASE-KR. Training using this training frame structure and protocol, these state machines and transmitter output waveform requirements is referred to as "DME training".

The transmitter output waveform specified in Clause 72.1.1.11 requires a 3-tap transversal transmit equalizer, or its equivalent, to meet the long-reach transmitter output waveform specifications. A 3-tap transversal filter is shown in Figure 72-11 of Clause 72.7.1.10 of IEEE Standard 802.3-2008 (Part 5). As specified in IEEE Standard 802.3-2008, the training frame structure supports control of 3 transmit equalizer taps. Using the same allocation of four bits per tap, two bits for command and two bits for status, reserved bits in the training frame Control Channel allow expansion to control a total of 7 transmit equalizer taps.

The DME training signal is mostly 10.3125 or 12.5 Gbaud pseudo-random data and is suitable for training any adaptive receive equalization present in the receiver.

Implementations shall implement a timeout on DME transmit emphasis requests. The timeout shall be controlled by Port n Link Timers Control CSRs Emphasis Command Timeout field.

#### 5.11.2.2 Short run 10.3125 and 12.5 Gbaud training

The short run electrical specification is taken from Annex 83A (XLAUI/CAUI) of IEEE Standard 802.3-2008. It requires a 2-tap transversal transmit equalizer, or its equivalent, to meet the short run transmitter output waveform specifications. But it does not require that the short run transmit equalizer's tap settings be adjustable – there is no method specified for control of the transmit equalizer's tap setting by the connected lane receiver.

LP-Serial short run 10.3125 and 12.5 Gbaud lane transmitters may implement adaptive transmit equalization. Short run ports that implement adaptive transmit equalization shall support adjustment of each lane's adaptive transmit equalizer's settings by the connected lane receiver.

The short run training signal shall be IDLE3. Since IDLE3 is composed of 64b/67b data codewords containing pseudo-random data and ordered sequences, each comprised of multiple 64b/67b control codewords, short run training is also referred as "codeword training" or "CW training".

CW training commands shall be carried in the "Transmit equalizer command" and "Transmit equalizer tap" fields of Status/Control control codewords. The "CW training" transmit equalizer commands are a super-set of the coefficient update commands provided in the "Coefficient update" field of the long run DME training frame with the exception that only one tap-specific coefficient update command can be issued at a time. The super-set approach was done to ease the design on the adaptive equalizer training mechanism by minimizing the differences between the "DME" and "CW" coefficient update command sets.

When the "Transmit equalizer command" is tap specific, the tap number shall be specified in the "Transmit equalizer tap" field; otherwise, the "Transmit equalizer tap" field shall be set to 0x0 on transmission and ignored on reception. The Transmit equalizer tap" fields support a total of 16 transmit equalizer taps (-8 to +7) to allow

the use of CW training at baud rates greater than 10.3125 and 12.5 Gbaud that may require a transmit equalizer with more than three taps.

CW training command status shall be carried in the "Transmit equalizer status" field of Status/Control control codewords. The CW training command status values are a super-set of the coefficient update status values in the status report field on the DME training frame again with the exception that the status for only one tap-specific command can reported at a time. The super-set approach was done to ease the design on the adaptive equalizer training mechanism by minimizing the differences between the "DME" and "CW" coefficient update status sets.

CW training shall use the following handshake protocol:

- 1. A transmit equalizer command shall be considered asserted when the value of the "Transmit equalizer command" field is different from "hold"; otherwise, no transmit equalizer command is asserted.
- 2. The "Transmit equalizer tap" field shall be considered an extension of the "Transmit equalizer command" field. The "Transmit equalizer tap" field shall have the appropriate value and the value shall not change while a "Transmit equalizer command" is asserted.
- 3. The assertion of a "Transmit equalizer command" shall occur only when the value of "Transmit equalizer status" is "not\_updated".
- 4. Once a "Transmit equalizer command" is asserted, it shall remain asserted and unchanged in value until the value of "Transmit equalizer status" is different from "not\_updated" or the command has been asserted for the timeout period configured in Port n Link Timers Control CSRs Emphasis Command Timeout field. At that point, the command shall be de-asserted within 5 usec of whichever of the two events occurred first. If the command timed out, the command shall be deasserted for the timeout period configured in the Emphasis Command Timeout field.
- 5. Once a "Transmit equalizer status" value other than "not\_updated" is asserted, it shall remain asserted until the value of "Transmit equalizer command" returns to "hold".

### 5.11.2.3 10.3125 and 12.5 Gbaud retraining

Retraining shall use the same mechanisms and protocol as specified in Section 5.11.2.2 for short run training.

The need for retraining a trained lane is indicated by the assertion of the lane's lane\_degraded signal. The lane\_degraded signal for lane k shall be generated by the mechanism that controls the settings of the lane k adaptive equalization. It is assumed that this mechanism can monitor the quality of the signal received by the lane receiver after the signal has been processed by any receive equalization present in the receiver. If no such metric is available during normal data reception, the lane\_degraded signals may be permanently de-asserted.

Retraining is enabled by the "BRC3 Retraining enable" bit in the Port n Control 2 CSRs. Retraining shall occur only when the BRC3 Retraining enable bit is asserted and one or more of the lanes asserting lane\_trained are also asserting lane\_degraded. When this condition occurs, all lanes asserting lane\_trained shall be retrained regardless of whether or not they are asserting lane\_degraded. Retraining all of the trained lanes at once minimizes the number of times the link must be taken down for retraining.

To avoid interaction between retraining and changing the transmission width of one direction of a link when the link is operating in asymmetric mode, retraining and transmission width changes shall be serialized so that only one such operation can occur at a time.

### 5.11.3 Ports Operating at 25.78125 Gbaud

Two sets of electrical specifications are specified for LP-Serial links operating at 25.78125 Gbaud, a short run set and a long run set. LP-Serial ports that support the long run electrical specification are referred to as "long run" ports. LP-Serial ports that support only the short run electrical specification are referred to as "short run" ports.

Long run ports shall support both long run and short run electrical specifications and long run training as specified in Section 5.11.3.1, and short run training as specified in Section 5.11.3.2. Short run ports may support short run training.

### **5.11.3.1** Long run **25.78125** Gbaud training

Long run ports shall support adaptive equalizer training using the training frame structure, DME encoding of the control channel and the protocol specified in Clause 93.7.12.

Implementations shall implement a timeout on 25G DME transmit emphasis requests. The timeout shall be controlled by Port n Link Timers Control CSRs Emphasis Command Timeout field.

The DME training signal is mostly 25.78125 Gbaud pseudo-random data and is suitable for training any adaptive receive equalization present in the receiver.

The PRBS sequence and starting seed for long run training shall be as specified in Table 5-10, "Polynomials and Seeds for Multi-lane Training Sequence," on page 198. The polynomials for the first four physical lanes are as specified in IEEE Std 802.3bj-2014 Amendment 2: Physical Layer Specifications and Management Parameters for 100 Gb/s Operation Over Backplanes and Copper Cables, Table 92–5—PRBS parameters for each physical lane. For RapidIO 8x and 16x ports, these

polynomials are repeated for each group of 4 lanes. The initial seed values are rotated to ensure that no lanes send the same value at the same time.

Table 5-10. Polynomials and Seeds for Multi-lane Training Sequence

| Lane | Polynomial                        | Seed        |
|------|-----------------------------------|-------------|
| 0    | $1 + x^5 + x^6 + x^{10} + x^{11}$ | 10101111110 |
| 1    | $1 + x^5 + x^6 + x^9 + x^{11}$    | 11001000101 |
| 2    | $1 + x^4 + x^6 + x^8 + x^{11}$    | 11100101101 |
| 3    | $1 + x^4 + x^6 + x^7 + x^{11}$    | 11110110110 |
| 4    | $1 + x^5 + x^6 + x^{10} + x^{11}$ | 11110110011 |
| 5    | $1 + x^5 + x^6 + x^9 + x^{11}$    | 11011011011 |
| 6    | $1 + x^4 + x^6 + x^8 + x^{11}$    | 00010101000 |
| 7    | $1 + x^4 + x^6 + x^7 + x^{11}$    | 11101100000 |
| 8    | $1 + x^5 + x^6 + x^{10} + x^{11}$ | 10001101000 |
| 9    | $1 + x^5 + x^6 + x^9 + x^{11}$    | 10100011100 |
| 10   | $1 + x^4 + x^6 + x^8 + x^{11}$    | 11000100000 |
| 11   | $1 + x^4 + x^6 + x^7 + x^{11}$    | 00110010110 |
| 12   | $1 + x^5 + x^6 + x^{10} + x^{11}$ | 10010000001 |
| 13   | $1 + x^5 + x^6 + x^9 + x^{11}$    | 01011101001 |
| 14   | $1 + x^4 + x^6 + x^8 + x^{11}$    | 01010010111 |
| 15   | $1 + x^4 + x^6 + x^7 + x^{11}$    | 01011010011 |

#### **5.11.3.2** Short run **25.78125** Gbaud training

Short run training for 25.78125 Gbaud links is optional.

If short run training is implemented, it shall follow the same mechanisms and protocols as specified in Section 5.11.2.2.

### 5.12 LP-Serial Link Widths

LP-Serial links may have 1, 2, 4, 8, or 16 lanes per direction. All LP-Serial ports shall support operation on links with one lane per direction (1x mode) and may optionally support operation over links with 2, 4, 8 and/or 16 lanes per direction (respectively 2x mode, 4x mode, 8x mode and 16x mode). For example, a port that supports operation over 8 lanes per direction (8x mode) must also support operation over one lane per direction (1x mode) and may optionally also support operation over 2 and/or 4 lanes per direction (2x mode and/or 4x mode). The requirement that all LP-Serial ports support 1x mode is to ensure that any pair of LP-Serial ports that are capable of operating at the same baud rate also support a common link width over which they can always communicate with each other.

LP-Serial ports that support operation over two or more lanes per direction shall support 1x mode operation over two of those lanes, lane 0 and lane R (the

redundancy lane). If the port supports operation over at most two lanes per direction (2x mode), lane R shall be lane 1. If the port supports operation over more than two lanes, lane R shall be lane 2. Requiring ports that support operation over links with two or more lanes per direction to also support 1x mode over two lanes per direction provides a redundant fallback capability that allows communication over the link at reduced bandwidth in the presence of lane failure, regardless of the lane that fails.

#### **5.13 Transmission Rules**

### **5.13.1** Order of Operation

The sequence of codewords containing packets and control symbols transmitted over a 64b/67b encoded LP-Serial link shall be as if they had been 64b/67b encoded, striped (if an Nx link), scrambled and selectively codeword inverted in that order regardless of the order in which these operation were actually performed.

#### **5.13.2** 1x Ports

A 1x LP-Serial port shall 64b/67b encode and transmit the character stream of control symbols and packets received from the upper layers in the order the characters were received from the upper layers. When neither control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed to the input of the 64b/67b encoder for encoding and transmission.

On reception, the codeword stream is 64b/67b decoded and the resulting character stream of error-free control symbols and packets shall be passed to the upper layers in the order the characters were received from the link.

The data stream shall be scrambled before transmission and descrambled after reception as specified in Section 5.5.4.

Figure 5-19 shows an example of IDLE3 sequence, Control Symbol 64 and packet transmission on a 1x LP-Serial link.



Figure 5-19. 1x Typical Data Flow with Control Symbol 64

### 5.13.3 Nx Ports Operating in 1x Mode

When a Nx port is operating in 1x mode, the character stream of control symbols and packets received from the upper layers shall be fed in parallel to both lanes 0 and R for encoding and transmission in the order the characters were received from the upper layers. (The character stream is not striped across the lanes before encoding as is done when operating in Nx mode.) When neither control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed in parallel to both lane 0 and lane R for 64b/67b encoding and transmission on lanes 0 and R.

On reception, the codeword stream from either lane 0 or R shall be selected according to the state of the 1x/Nx Port\_Initialization state machine (Section 5.19.7), decoded and the error-free control symbols and packets passed to the upper layers.

When a port that optionally supports and is enabled for both 2x mode and a wider Nx mode is operating in 1x, the port shall support both lanes 1 and 2 as redundancy

lanes. The port shall transmit the 1x mode data stream on lanes 0, 1 and 2 and attempt to receive 1x mode data stream on lanes 0, 1 and 2. The port shall select between using the data received on lane 0 or the data received on the redundancy lane which may be either lane 1 or lane 2 depending on the connected port. Unless forced to use the redundancy lane, the port shall use the data stream received on lane 0 if it is available. The 1x/2x/Nx Port\_Initialization state machine specified in Section 5.19.7.1 shall be used for a port supporting both 2x and a wider Nx mode to comply with the above requirements.

Packet data characters shall be scrambled before transmission and descrambled after reception as specified in Section 5.5.4.

Once a Nx port is initialized to a 1x mode, the port may elect to disable the output driver of the lanes which was not selected for reception by the initialization state machine of the connected port. Since the ports connected by the link may not be receiving on the same lane (one port could be receiving on lane 0 and the other port receiving on lane R), the information in the "Receive Width" field of received Status/Control Control Codeword can be used to determine which lanes can be output disabled. It is recommended that the mechanism for disabling the output driver be under software control.

## **5.13.4** Kx Link Striping and Transmission Rules

Transmitters operating in Kx multi-lane mode shall stripe control symbols and packets received from the upper layers across the K active output lanes in the order the characters were received from the upper layers. Here Kx is used as the active width of the transmitter as opposed to the Nx initial width of the port negotiated at the time of link initialization. Each lane shall then 64b/67b encode and transmit the codewords assigned to it. When neither control symbols nor packets are available from the upper layers for transmission, an idle sequence shall be fed to each of the K lanes for 64b/67b encoding and transmission.

Packets and control symbols shall be striped across the K active lanes beginning with lane 0. The order of striping shall be lane 0 through K-1 in order of increasing lane number and then repeating beginning again with lane 0.

If part way through a column, no more packets or control symbols are available for transmission, the column shall be filled (padded) with data codewords containing bytes of 0x00 until either a control symbol or packet becomes available for transmission or the end of the column is reached. The data codewords of 0x00 bytes become data codewords of pseudo-random data after scrambling by the transmitter's lane scrambler(s).

The first control symbol after an IDLE3 sequence shall start at the beginning of a column.

After striping, each of the K streams of characters shall be independently 64b/67b encoded and transmitted.

On reception, each lane shall be 64b/67b decoded.

Data characters shall be scrambled before transmission and descrambled after reception as specified in Section 5.5.4.

After decoding, the K lanes shall be aligned. The Status/Control control codewords transmitted as part of an idle sequence provide the information needed to perform alignment. After alignment, the columns are destriped into a single character stream and passed to the upper layers.

The lane alignment process eliminates the skew between lanes so that after destriping, the ordering of characters in the received character stream is the same as the ordering of characters before striping and transmission. Since the minimum number of non Status/Control codewords between Status/Control control codewords is 16, the maximum lane skew that can be unambiguously corrected is the time it takes to transmit 7 codewords on a lane.

Figure 5-20 shows an example of IDLE3 sequence, Control Symbol 64 and packet transmission on a 4x link.

|          | Lane 0              | Lane 1                            | Lane 2               | Lane 3             |  |  |
|----------|---------------------|-----------------------------------|----------------------|--------------------|--|--|
|          | IDLE – All 0's      | IDLE – All 0's                    | IDLE – All 0's       | IDLE – All 0's     |  |  |
|          | IDLE – All 0's      | IDLE – All 0's                    | IDLE – All 0's       | IDLE – All 0's     |  |  |
|          | Skip Marker         | Skip Marker                       | Skip Marker          | Skip Marker        |  |  |
|          | Skip                | Skip                              | Skip                 | Skip               |  |  |
|          | Skip                | Skip                              | Skip                 | Skip               |  |  |
|          | Skip                | Skip                              | Skip                 | Skip               |  |  |
|          | Lane Check          | Lane Check                        | Lane Check           | Lane Check         |  |  |
|          | Seed                | Seed                              | Seed                 | Seed               |  |  |
| Time     | Seed                | Seed                              | Seed                 | Seed               |  |  |
|          | IDLE – All 0's      | IDLE – All 0's                    | IDLE – All 0's       | IDLE – All 0's     |  |  |
|          | Pad/Start Of Packet | CS continued/Data                 | Data                 | Data               |  |  |
| <b>V</b> | Data                | Data                              | Data/End Of Packet   | Control Symbol     |  |  |
|          | CS continued/Pad    | Pad/Start Of Packet               | CS continued/Data    | Data               |  |  |
|          | Data                | Data/Contr <mark>ol Symbol</mark> | CS continued/Data    | Data               |  |  |
|          | Data                | Data                              | Data/Start Of Packet | CS continued/Data  |  |  |
|          | Data                | Data                              | Data                 | Data/End Of Packet |  |  |
|          | CS continued/Pad    | PAD – All 0's                     | PAD – All 0's        | PAD – All 0's      |  |  |
|          | IDLE – All 0's      | IDLE – All 0's                    | IDLE – All 0's       | IDLE – All 0's     |  |  |

Figure 5-20. Typical 4x Data Flow with Control Symbol 64

## 5.14 Effect of Transmission Errors and Error Detection

Table 5-11 lists all possible codeword corruptions that can be caused by either single bit errors or burst errors. The notation /X/ => /Y/ means that the codeword of type /X/ has been corrupted by an error into the codeword of type Y. If the corruption results in a codeword that has an invalid type field, the notation /X/ => /INVALID/ is used. The table provides the information required to detect all isolated transmission errors on links operating with idle sequence 3.

Table 5-11. Codeword Corruption Caused by Bit Errors

| Corruption                                                                                                                                                                                            | Description                                                                 | Detection                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /Control Codeword/,<br>/Data Codeword/ => /INVALID/                                                                                                                                                   | Codeword corruption resulting in invalid type field                         | Detectable as an error when decoding the codeword.                                                                                                                                                                                       |
| /Descrambler Seed Control Codeword/, /Status/Control Control Codeword/, /Lane Check Control Codeword/, /Skip-Marker Control Codeword/ or /Skip Control Codeword/ =>/Different Control Codeword/       | Non-Symbol Bearing control codeword corrupted to different control codeword | Detectable as an error when validating the ordered sequence. If the errored codeword is the first of an ordered sequence it may be detected as multiple errors.                                                                          |
| /Descrambler Seed Control Codeword/, /Status/Control Control Codeword/, /Lane Check Control Codeword/, /Skip-Marker Control Codeword/ or /Skip Control Codeword/ =>/Data Codeword/                    | Non-Symbol Bearing control codeword corrupted to data codeword.             | Detectable as an error when validating the ordered sequence. Additionally, it may be detectable by the fact that the Data Codeword is not expected at this position on the link.                                                         |
| /CSB Control Codeword/,<br>/CSEB Control Codeword/ or<br>/CSE Control Codeword/<br>=>/Different Control Codeword/                                                                                     | Symbol Bearing control codeword corrupted to different control codeword.    | Detectable as an error when validating the sequence of Control Codewords.                                                                                                                                                                |
| /CSB Control Codeword/,<br>/CSEB Control Codeword/ or<br>/CSE Control Codeword/<br>=>/Data Codeword/                                                                                                  | Symbol Bearing control codeword corrupted to data codeword.                 | Detectable as an error when validating the sequence of Control Codewords.                                                                                                                                                                |
| /Data Codeword/<br>=> /CSB Control Codeword/,<br>/CSEB Control Codeword/ or<br>/CSE Control Codeword/                                                                                                 | Data codeword corrupted to Symbol Bearing control codeword.                 | Detectable as an error when validating the sequence of Control Codewords.                                                                                                                                                                |
| /Data Codeword/<br>=> /Descrambler Seed Control<br>Codeword/,<br>/Status/Control Control Codeword/,<br>/Lane Check Control Codeword/,<br>/Skip-Marker Control Codeword/ or<br>/Skip Control Codeword/ | Data codeword corrupted to<br>Non-Symbol Bearing control<br>codeword.       | Detectable as an error when validating the ordered sequence. Additionally, this may be detectable as packet CRC error if the Data Codeword is part of a packet.                                                                          |
| /Control Codeword/, /Data Codeword/ => /Reserved Control Codeword/                                                                                                                                    | Any codeword corrupted to a reserved control codeword.                      | Detectable as an error when validating sequence of Control Codewords, or detectable as an error when validating an ordered sequence.  Additionally, this may be detectable as packet CRC error if the Data Codeword is part of a packet. |

## **5.15 Retimers and Repeaters**

The LP-Serial Specification allows "retimers" and "repeaters". Retimers amplify a weakened signal, but do not transfer jitter to the next segment because they use a local transmit clock. Repeaters also amplify a weakened signal, but transfer jitter to the next segment because they use a transmit clock derived from the received data stream. Retimers allow greater distances between end points at the cost of additional latency. Repeaters support less distance between end points than retimers and only add a small amount of latency.

#### **5.15.1 Retimers**

A retimer shall comply with all applicable AC specifications found in Chapter 12, "Electrical Specification for 10.3125 and 12.5 Gbaud LP-Serial Links". Retimers shall reset the jitter budget thus extending the transmission distance for the link. A RapidIO link shall support a maximum of two retimers.

A retimer is aware of the PMA encoding of RapidIO. The retimer is not otherwise required to be aware of the RapidIO protocol. The retimer has no registers that can be accessed from RapidIO. A retimer shall perform codeword synchronization and selective codeword inversion on the received bit stream, and shall repeat the received codewords after serializing the bitstream and performing selective codeword inversion again on transmission.

Retimers may use a transmit clock derived from a local reference. Retimers shall perform clock tolerance compensation between the received bit stream and transmitted bit stream. A retimer is aware of the Skip ordered sequence and the function of Skip codeword insertion and removal. A retimer may insert up to one Skip codeword immediately following a Skip Marker codeword, or remove one Skip codeword that immediately follows a Skip Marker codeword. Insertion or removal of a Skip codeword can affect the running disparity of the lane, so the retimer shall implement selective codeword inversion. Any insertion or removal of Skip codewords in a N-lane retimer shall be done on a full column.

A N-lane retimer shall perform lane synchronization and deskew, in exactly the same way a RapidIO device implementing the LP-Serial Physical Layer does when synchronizing inputs during initialization and startup. A Nx mode retimer shall synchronize and align all lanes that are driven to it. Therefore, such a retimer shall support the degradation of an input Nx link to a 1x link on either lane 0 or R. If any link drops out, the retimer shall continue to pass the active links, monitoring for the compensation sequence and otherwise passing through whatever codewords appear on its inputs. A retimer may optionally not drive any outputs whose corresponding inputs are not active.

A retimer shall only retime links operating at the same width (i.e. cannot connect a link operating at 1x to a link operating at Nx). A retimer may connect a 1x link to a Nx link that is operating in 1x mode.

Retimers do not check for code violations. Codewords received on one port are transmitted on the other regardless of code violations.

### 5.15.2 Repeaters

A repeater is used to amplify the signal, but does not retime the signal, and therefore can add additional jitter to the signal. It does not compensate for clock rate variation. The repeater repeats the received codewords as the bits are received by sampling the incoming bits with a clock derived from the bit stream, and then retransmitting them based on that clock. Repeaters may be used with Nx links but lane-to-lane skew may be amplified. Repeaters do not interpret or alter the bit stream in any way.

#### **5.16 Port Initialization**

This section specifies the port initialization process. The process includes detecting the presence of a partner at the other end of the link (a link partner), establishing bit synchronization and codeword boundary alignment and if present, adjusting any adaptive equalizers. The process also includes determining if the connected port supports an Nx mode in addition to 1x mode and selecting 1x or Nx mode operation, then, if 1x mode is selected, selecting lane 0 or lane R (the redundancy lane, lane 1 for 2x ports and lane 2 for 4x, 8x or 16x ports) for link reception.

Port initialization may optionally include baud rate discovery.

The initialization process is controlled by several state machines. The number and type of state machines depends on whether the port supports only 1x mode (a 1x port) or supports both 1x and one or more Nx modes (a 1x/Nx port). In either case, there is a primary state machine and one or more secondary state machines. The use of multiple state machines results in a simpler overall design. As might be expected, the initialization process for a 1x port is simpler than and is a subset of the initialization process for a 1x/Nx port.

The port initialization process supports an optional test mode that allows ports that support more than one multi-lane mode of operation to enable and monitor the operation of the inactive lanes when the port is operating at less than maximum width. The performance of inactive lanes can be monitored only if the inactive lanes are connected to and supported by the connected port and the test mode is implemented and enabled in both ports. The test mode is enabled with the "Enable inactive lanes" bit defined in Section 7.6.9. The initiation, implementation and interpretation of tests conducted using this test mode are beyond the scope of this specification.

The initialization process for 1x, 1x/Nx ports, and ports supporting 1x mode and multiple Nx modes is both described in text and specified with state machine diagrams. In the case of conflict between the text and a state machine diagram, the state machine diagram takes precedence.

#### **5.16.1** 1x Mode Initialization

The initialization process for ports that support only 1x mode shall be controlled by two state machines, 1x\_Initialization and Lane\_Synchronization. 1x\_Initialization is the primary state machine and Lane\_Synchronization is the secondary state machine. The operation of these state machines is described and specified in Section 5.19.7.1 and Section 5.19.4 respectively.

#### 5.16.2 1x/Nx Mode Initialization

The initialization process for ports that support both 1x and a Nx mode is controlled by a primary state machine and five or more secondary state machines. The primary state machine is the 1x/Nx\_Initialization state machine. Lane\_Synchronization[0] through Lane\_Synchronization[N-1] (one for each of the N lanes), Codeword\_Lock[0] through Codeword\_Lock [N-1], and Lane\_Alignment (one for each supported Nx mode) are the secondary state machines. The operation of the secondary state machines is described in Section 5.19.4 through Section 5.19.6 respectively.

The 1x/Nx\_Initialization state machine provides a degree of LP-Serial link width auto-negotiation. The goal of the auto-negotiation is to ensure that any connected combination of 1x, 1x/2x, 1x/4x, 1x/8x or 1x/16x LP-Serial ports that are configured in some manner to operate at the same baud rate will automatically find a link width over which they can communicate. For example if a 1x/4x port is connected to a 1x/8x port, they will auto-negotiate to operate in 1x mode. If however the 1x/8x port optionally also supports 4x mode (making it a 1x/4x/8x port), then the ports will auto-negotiate to operate in 4x mode.

In most configurations, the auto-negotiation also ensures that a pair of connected multi-lane LP-Serial ports configured in some manner to operate at the same baud rate will find a link width over which they can communicate in the presence of a lane failure. For example, if two 1x/4x ports are connected and lane 0 is broken in one direction, the ports will auto-negotiate to operate in 1x mode using lane 0 in the direction that lane 0 is operational and lane 2 in the direction that lane 0 is broken. This feature works only for pairs of ports that support the same redundancy lane. It does not work when a 1x/2x port is connected to a 1x/4x or wider port.

### **5.16.3** Baud Rate Discovery

Baud rate discovery is optional. If implemented, baud rate discovery occurs during the SEEK state of the Port Initialization state machine. Ports that implement baud rate discovery shall use the following algorithm.

1. When the port enters the SEEK state, it begins transmitting an idle sequence on lane 0 and, if the port supports a Nx mode, on lane R, the 1x mode redundancy lane. The idle sequence shall be transmitted at the highest lane baud rate that is supported by the port and that is enabled for use.

- 2. The port shall then look for an inbound signal on lane 0 or lane R of the link from a connected port. The method of detecting the presence of an inbound signal from a connected port is implementation specific and outside the scope of this specification.
- 3. Once an inbound signal is detected, the port shall determine the baud rate of the signal. The method of detecting the baud rate of the signal is implementation specific and outside the scope of this specification.
- 4. If the baud rate of the inbound signal is the same as the baud rate at which the port is transmitting, the link shall operate at that per lane baud rate until the port reenters the SEEK state and the baud rate discovery process is complete.
- 5. If the baud rate on the inbound signal is less than the baud rate of the idle sequence being transmitted by the port, the port shall reduce the baud rate at which it is transmitting to the next lowest baud rate that it supports and that is enabled for use and go to step 2.
- 6. If the baud rate on the inbound signal is greater than the baud rate of the idle sequence being transmitted by the port, the port shall continue transmitting at the current baud rate go to step 2.

An informational state diagram for the Baudrate\_Discovery state machine is shown in Figure 5-21.

The techniques and algorithms used to compare the baud rates of the signals being transmitted and received are implementation specific and beyond the scope of this specification.



Figure 5-21. Baudrate Discovery state machine (Informational)

### **5.17** Asymmetric Operation

"Asymmetric" operation of an LP-Serial link is when the link operates with more lanes actively carrying control symbols and packets in one direction than the other. Support for asymmetric operation is optional. Asymmetric operation allows the directional bandwidth of a link and the power consumption of the ports connected by the link to be tailored to the performance requirements for the link.

All pairs of connected LP-Serial ports initialize to the widest symmetric lane width that is enabled and operational in both of the connected ports. Once both ports of a connected pair have completed port initialization (port\_initialized asserted in both ports), the ports shall enter asymmetric mode only if both ports support asymmetric mode, asymmetric mode is enabled in both ports, and both ports have initialized to the same multi-lane width. Ports that initialize to a 1x mode shall not enter asymmetric mode.

When both ports connected by a link are in asymmetric mode, the link is referred to as being in asymmetric mode. An LP-Serial link shall not operate asymmetrically unless the link is in asymmetric mode. Once a link is in asymmetric mode, the width of each direction of transmission can be changed independently.

When in asymmetric mode, link directions shall operate only in width modes that are enabled in both of the connected ports and shall not operate in width modes that are wider than the symmetric width of the link at the time the connected ports completed port initialization and entered asymmetric mode.

Being in asymmetric mode shall not prevent a link from operating symmetrically. For example, consider an LP-Serial link connecting two 1x/4x ports with 4x mode enabled in both ports. When in asymmetric mode, this link can operate in 4x mode in both direction, 4x mode in one direction and 1x in the other direction, or 1x mode in both directions.

#### **5.17.1** Port Transmission Width

#### **5.17.1.1** Port transmission width commands

When a link operating with IDLE3 is in asymmetric mode, the transmission width for a specific direction of the link shall be under control of the port transmitting in that direction. In asymmetric mode, the transmission width of a port is changed by issuing a "transmit width port command" to the port.

There can be multiple sources for the transmit width port commands issued to a specific port. If multiple sources are present, a mechanism shall be provided to prioritize and serialize the transmit width port commands such that at most only one command is active at a specific time. Such a mechanism is implementation specific and beyond the scope of this specification.

A "transmit width port command" that is received by a port that is not in asymmetric mode shall be negatively acknowledged (NACKed) and discarded.

A transmit width port command that directs the port to transmit at a width that is not enabled in the port, or that is greater than the width to which the port initialized, shall be negatively acknowledged (NACKed) and discarded.

The time limit of 250 usec used on the following sections shall be controlled by the "Transmit Width Command Timeout" field from the Port n Link Timers Control 3 CSRs. Note that the two ports connected should use the same value in their "Transmit Width Command Timer".

#### 5.17.1.1.1 Transmit width port command protocol

Transmit width port commands shall be presented to a port in a 3-bit "Transmit width port command" field encoded as specified in Table 5-12. This command is written into the Port n Power Management CSRs bits 16-18.

Table 5-12. Transmit width port command

| Transmit width port command [0:2] | Definition           |
|-----------------------------------|----------------------|
| 0b000                             | Hold - no command    |
| 0b001                             | Transmit in 1x mode  |
| 0b010                             | Transmit in 2x mode  |
| 0b011                             | Transmit in 4x mode  |
| 0b100                             | Transmit in 8x mode  |
| 0b101                             | Transmit in 16x mode |
| 0b110                             | Reserved             |
| b0111                             | Reserved             |

A port shall respond to a transmit width port command through a 2-bit "Transmit width port command status" field encoded as specified in Table 5-13. This response can be read from the Port n Power Management CSRs bits 19-20.

Table 5-13. Transmit width port command status

| Transmit width port command status [0:1] | Definition                                                               |
|------------------------------------------|--------------------------------------------------------------------------|
| 0b00                                     | No status                                                                |
| 0b01                                     | ACK - the command has been successfully executed                         |
| 0b10                                     | NACK - the command has for some reason not been executed and is rejected |
| 0b11                                     | Reserved                                                                 |

Transmit width port commands shall be presented to and acknowledged by a port using the following handshake protocol:

- 1. A transmit width port command shall be considered asserted if the Transmit width port command field has a value other than "Hold"; otherwise, no transmit width port command is asserted.
- 2. The assertion of a transmit width port command shall occur only when the Transmit width port command status field has the value "no status".
- 3. Once asserted, a transmit width port command shall remain asserted and unchanged until either the command has been acknowledged (the value of the Transmit width port command status field is "ACK" or "NACK"), or the command has been asserted continuously for 250 usec. The command shall then be de-asserted within 250 usec of whichever event occurs first.
- 4. A port shall respond to a transmit width port command by changing the value of the Transmit width port command status field to "ACK" or "NACK" within 250 usec of the assertion of the command.

5. A port shall return the value of the Transmit width command status field to "no status" within 250 usec of the de-assertion of a transmit width port command.

#### **5.17.1.2** Port transmission width requests

Either port of an LP-Serial link operating in asymmetric mode with IDLE3 can request that the connected port change its transmit width. "Transmission width requests" shall be sent to the connected port in the "Transmit width request" field of Status/Control control codewords transmitted by the port. "Transmit width requests" shall be acknowledged using the "Transmit width request pending" bit in Status/Control control codeword transmitted by the port receiving the request. "As its name implies, a "Transmit width request" is just a request. It is not a command. A port receiving a "Transmission width request" can either honor, or ignore and discard, a request after acknowledging the request.

Transmit width requests and acknowledgements shall use the following handshake protocol. The protocol applies to the "Transmit width request" field in Status/Control control codewords transmitted by one port (the requesting port) of the pair of ports connected by an LP-Serial link and the "Transmit width request pending" bit in Status/Control control codewords transmitted by the other port (the requested port) of the connected pair.

- 1. A transmit width request shall be considered asserted if the "Transmit width request" field has a value other than "Hold".
- 2. The assertion of a transmit width request shall occur only when the "Transmit width request pending" bit is de-asserted.
- 3. Once asserted, a transmit width request shall remain asserted and unchanged until either the request has been acknowledged (the "Transmit width request pending" bit is asserted) or the request has been asserted continuously for 250 usec. At which point the request shall then be de-asserted within 250 usec of whichever event occurred first.
- 4. A port shall respond to a transmit width request by asserting the "Transmit width request pending" bit within 250 usec of the assertion of the request.
- 5. The port receiving the transmit width request shall de-assert its "Transmit width request pending" bit within 250 usec of the de-assertion of the request. Up to this limit, the responding port can delay the de-assertion of the Transmit width request pending bit to control the rate of transmit width requests.

#### **5.17.2** Port Receive Width

The receive width of a port operating in asymmetric mode with IDLE3 shall be controlled by "receive width link commands" received by the port from the connected port. Receive width link commands shall be transported across the link in the "Receive width command" field of Status/Control control codewords. Receive

width acknowledgements shall be communicated using the "Receive width command ACK" and "Receive width command NACK" bits of Status/Control control codewords.

Receive width link commands shall be issued by a port to the connected port when the port has received an executable "transmit width port command". No more than one receive width link command shall be active at a specific time.

When in asymmetric mode, a port shall receive only in width modes that are enabled in the port and that are no wider that the symmetric width of the link at the time the port completed port initialization and entered asymmetric mode. Receive width link commands to receive in other width modes shall be negatively acknowledged (NACKed) and discarded.

The time limit of 62.5 usec used on the following subsection shall be controlled by the "Receive Width Command Timeout" field from the Port n Link Timers Control 3 CSRs. Note that the two ports connected should use the same value in their "Receive Width Command Timer".

#### 5.17.2.1 Receive Width Link Command Protocol

Receive width link commands shall use the following handshake protocol:

- 1. A Receive width link command shall be considered asserted if the Receive width link command field has a value other than "Hold"; otherwise, no receive width link command is asserted.
- 2. The assertion of a receive width link command shall occur only when the "Receive width command ACK" and the "Receive width command NACK" bits are de-asserted.
- 3. Once asserted, a receive width link command shall remain asserted and unchanged until either the command has been acknowledged (either "Receive width command ACK" or "Receive width command NACK" is asserted) or the command has been asserted continuously for 62.5 usec. The command shall then be de-asserted within 62.5 usec of whichever event occurred first.
- 4. A port shall respond to a receive width link command by asserting "Receive width command ACK" or "Receive width command NACK" within 62.5 usec of the assertion of the command.
- 5. A port shall de-assert "Receive width command ACK" and "Receive width command NACK" within 62.5 usec of either the de-assertion of a receive width link command or the continuous assertion of "ACK" or "NACK" for 62.5 usec, whichever occurs first.

# 5.18 Structurally Asymmetric Links

Structurally asymmetric link (SAL) operation, as defined in section 4.13, "Structurally Asymmetric Links", may be supported by 64b/67b encoded links.

Behavioral requirements for SAL RX Width and SAL TX Width field values in the Port n SAL Control and Status CSR for 64b/67b encoded links are specified below in terms of which lanes are enabled for transmission and reception, what data is transmitted on each lane, and which lanes are enabled for reception. When SAL RX Width or SAL TX Width values are non-zero, DME\_mode[k] shall be deasserted for all k lanes associated with the port, and retrain\_en shall be deasserted.

Table 5-14. Structurally Asymmetric Link Tx/Rx Width Behaviors

| SAL RX Width                                                  | SAL TX Width                                                                                            | Description                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0000<br>(No Override)                                       | 0b0000<br>(No Override)                                                                                 | No effect on receive or transmit width.                                                                                                                                                                                                                                                                                    |
| 0b0001<br>(1x, lane 0)                                        | 0b0001<br>(1x, lane 0.<br>Disable lanes 1, 2, and 3)                                                    | Transmitter shall transmit a valid 1x IDLE3 bit stream on lane 0. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 1, 2, and 3.  Receiver shall enable reception on lane 0 only.  Receiver and transmitter shall operate as a 1x port.                                             |
| 0b0010<br>(1x, lane 1)                                        | 0b0010<br>(1x, lane 1.<br>Disable lanes 0, 2,<br>and 3)                                                 | Transmitter shall transmit a valid 1x IDLE3 bit stream on lane 1. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 2, and 3.  Receiver shall enable reception on lane 1 only.  Receiver and transmitter shall operate as a 1x port.                                             |
| 0b0011<br>(1x, lane 2)                                        | 0b0011<br>(1x, lane 2.<br>Disable lanes 0, 1, and 3)                                                    | Transmitter shall transmit a valid 1x IDLE3 bit stream on lane 2. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 1, and 3.  Receiver shall enable reception on lane 2 only.  Receiver and transmitter shall operate as a 1x port.                                             |
| 0b0100<br>(1x, lane 3)                                        | 0b0100<br>(1x, lane 3.<br>Transmit Lane 0<br>compliant data on<br>lane 3. Disable<br>lanes 0, 1, and 2) | Transmitter shall transmit a valid 1x lane 0 IDLE3 bit stream on lane 3. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0, 1, and 2.  Receiver shall behave as if data received on lane 3 was actually received on lane 0.  Receiver and transmitter shall operate as a 1x port. |
| 0b0101<br>(2x, lanes 0 & 1.<br>Lanes 2 and 3 are<br>not used) | 0b0101<br>(2x, lanes 0 & 1.<br>Disable lanes 2<br>and 3)                                                | Transmitter shall send valid 2x mode IDLE3 bit streams on lanes 0 and 1. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 2 and 3. Transmitter shall operate as a 2x port.  Receiver shall operate as a 2x/1x port.                                                                |

Table 5-14. Structurally Asymmetric Link Tx/Rx Width Behaviors

| SAL RX Width                                      | SAL TX Width                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0110<br>(2x, lanes 2 & 3)                       | 0b0110 (2x, lanes 2 & 3. Transmit lane 0 and 1 2x compliant data streams on lanes 2 and 3. Disable transmission on lanes 0 and 1.) | Transmitter shall send a valid 2x mode IDLE3 bit stream, as composed for lane 0, on lane 2. Transmitter shall send a valid 2x mode IDLE3 bit stream, as composed for lane 1, on lane 3. Transmitter shall ensure that the link partner cannot detect a valid bit stream on lanes 0 and 1.  Transmitter shall operate as a 2x port.  Receiver shall behave as if the data received on lane 2 was actually received on lane 0, and as if the data received on lane 3 was actually received on lane 1. Receiver shall operate as a 2x/1x port. |
| 0b0111<br>(4x, lanes 0-3)                         | 0b0111<br>(4x, lanes 0-3)                                                                                                          | Transmitter shall operate as a 4x port.  Receiver shall operate as a 4x/1x port.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0b1000<br>(8x, lanes 0-7)                         | 0b1000<br>(8x, lanes 0-7)                                                                                                          | Transmitter shall operate as an 8x port.  Receiver shall operate as an 8x/1x port.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0b1001<br>(16x)                                   | 0b1001<br>(16x)                                                                                                                    | Transmitter shall operate as a 16x port.  Receiver shall operate as a 16x port.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0b1010-<br>0b1011<br>(Implementation<br>specific) | 0b1010-<br>0b1011<br>(Implementation<br>specific)                                                                                  | Implementation specific behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0b1100-<br>0b1111<br>(Reserved)                   | 0b1100-<br>0b1111<br>(Reserved)                                                                                                    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

It is strongly recommended that devices which support structurally asymmetric links operating at Baud Rate Class 3 speeds implement register control of the transmit emphasis coefficient set.

## **5.19 State Machines**

In the following sections, state machines are specified using state diagrams and described using text. In the case of conflict(s) between the descriptive text and a state machine diagram, the state machine diagram takes precedence.

While only the detailed state machine diagram for the 1x/2x/Nx state machine is shown in Section 5.19.7, "Port Initialization State Machine", the initialization state machine may alternatively support any of the combinations of widths as described for lower data rates in Section 4.12.4.

# **5.19.1** State Machine Conventions, Functions and Variables

#### **5.19.1.1** State Machine Conventions

The conventions used in state machine specification are as follows:

A state machine state is persistent until an exit condition occurs. If no exit conditions are specified, the exit is unconditional.

A state machine variable that is listed in the body of a state but is not part of an assignment statement is asserted for the duration of that state only.

A state machine variable that is assigned a value in the body of a state retains that value until assigned a new value in another state.

A state machine function that is listed in the body of a state is executed once during the state.

A state machine variable is asserted when its value is 1 and de-asserted when it value is 0.

Except when otherwise directed by parentheses, the order of precedence of logic operations when evaluating a logic expression is, in order of decreasing precedence, negation/compliment (!) followed by AND (&), exclusive-OR (^) and OR (|).

Logic expressions within paired parentheses are evaluated before the rest of a logic expression is evaluated with the operations within the innermost pair of parentheses evaluated first.

#### **5.19.1.2** State Machine Functions

State machine functions shall, with one exception, be executed to completion once their execution has begun. The exception is that their execution shall be terminated when an overriding condition such as "reset" or "reinitialize" is asserted.

The functions used in the state machines are defined as follows:

change(operand)

Asserted when the operand changes its state or value.

check dscrmblr sync()

This function checks the descrambler status based on the last received codeword. If the last received codeword was Seed control codeword and the seed value matches the current state of the descrambler then the dscrmblr\_sync variable shall be asserted and the dscrmblr\_error shall be de-asserted. If the last received codeword was either a Seed control codeword with a seed value that does not match the current state of the descrambler, or it was not a Seed control codeword that terminated a Seed ordered sequence unexpectedly (odd number of consecutive Seed control codewords), then the dscrmblr\_sync variable shall be de-asserted and the dscrmblr\_error shall be asserted. Both dscrmblr\_sync and descrmblr\_error shall retain their value until the next Seed is received. Dscrmblr\_sync and descrmbler\_error shall be deasserted on loss of lane synchronization.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

```
clear(variable)
```

Clear a variable to its inactive state.

```
next_codeword()
```

Get the next 67-bit codeword for the lane when it becomes available.

```
next_Ncolumn( )
```

Get the next column of N codewords from lanes 0 to N-1 when it becomes available.

```
set(variable)
```

Set a variable to its active state.

```
set_xmt_equalizer(k,coefficient set)
```

Set the port's lane k transmit equalizer settings to the values specified for "coefficient set".

```
slip_codeword_alignment()
```

Move the serial to 67-bit parallel conversion boundaries one bit earlier or one bit later, but always in the same direction in the input serial data stream.

```
transmit_sc_sequences(n)
```

Transmit n Status/Control ordered sequences while maintaining the minimum specified separation of the sequences.

```
wait(wait_time)
```

Wait for a time equal to wait\_time +/- 10%. The value of wait\_time shall be expressed as a number and a defined unit of time. For example, 100 UI, 18 training frames, 37 codewords, and 22 msec are all acceptable values for wait\_time.

#### **5.19.1.3** State Machine Variables

The variables used in the state machines are defined as follows:

```
16 lanes drvr oe
```

When asserted, the drivers for lanes 0 through 15 shall be output enabled. When de-asserted, shall have no effect on which lane drivers are output enabled.

```
2x_mode_enabled, 4x_mode_enabled, 8x_mode_enabled, 16x_mode_enabled
```

Each of these variable is asserted when operation in that particular mode is enabled; otherwise, de-asserted.

2x\_mode\_supported, 4x\_mode\_supported,

## 8x\_mode\_supported, 16x\_mode\_supported

Each of these variable is asserted when operation in that particular mode is supported by the implementation; otherwise, de-asserted.

## 4\_lanes\_drvr\_oe

When asserted, the drivers for lanes 0 through 3 shall be output enabled. When de-asserted, shall have no effect on which lane drivers are output enabled.

## 8\_lanes\_drvr\_oe

When asserted, the drivers for lanes 0 through 7 shall be output enabled. When de-asserted, shall have no effect on which lane drivers are output enabled.

#### Acounter

A counter used in the N\_Lane\_Alignment state machine to count received pairs of consecutive columns that contain Status/Control control codewords in every row of both columns.

```
asym_mode_en
```

The variable shall be asserted if any of the bits in the "Asymmetric modes enabled" field of Port n Power Management CSRs is set; otherwise, de-asserted.

```
bad rev width cmd = !rev width link cmd ack & !rev width link cmd nack &
                   (!asym_mode & (from_sc_rcv_width_link_cmd != "hold")
                    | (from_sc_rev_width_link_cmd = "2x mode") &
                      !asym_2x_mode_enabled
                    (from sc rcv width link cmd = "4x mode") &
                      (!asym 4x mode enabled | (max width < "4x"))
                    | (from_sc_rcv_width_link_cmd = "8x mode") &
                     (!asym_8x_mode_enabled | (max_width < "8x"))
                    | (from_sc_rcv_width_link_cmd = "16x mode") &
                     (!asym_16x_mode_enabled | (max_width < "16x"))
                    (from sc rcv width link cmd = "reserved")
bad xmt width cmd = !xmt width port cmd ack & !xmt width port cmd nack &
                    (!asym_mode & (xmt_width_port_cmd != "hold")
                     (xmt width port cmd = "2x mode") &
                          !asym 2x mode enabled
                     | (xmt_width_port_cmd = "4x mode") &
                          (!asym_4x_mode_enabled | (max_width < "4x"))
                     (xmt width port cmd = "8x mode") &
                          (!asym_8x_mode_enabled | (max_width < "8x"))
                     | (xmt_width_port_cmd = "16x mode") &
                          (!asym 16x mode enabled | (max width < "16x"))
                     | (xmt_width_port_cmd = "reserved")
```

## codeword lock[k]

Asserted when the lane k Codeword\_Lock state machine determines that the lane k receiver is in bit synchronization and 64b/67b codeword boundary alignment with its input serial data stream. Otherwise, deasserted.

#### CWcounter[k]

Counter used in the lane k Codeword\_Lock state machine to count the number of codewords.

disc\_tmr\_done (discovery timer done)

Asserted when disc\_tmr has run continuously asserted for the interval configured in the Discovery Completion Timer field of the Port n Link Timers Control 2 CSRs for the port. De-asserted when disc\_tmr\_en is de-asserted; otherwise, de-asserted.

disc\_tmr\_en (discovery timer enable)

When asserted, the disc\_tmr runs continuously. When de-asserted, the disc\_tmr shall be reset to and retain its initial (default) value.

De-asserted automatically when the state machine exits the state in which the disc\_tmr was enabled (disc\_tmr\_en was asserted).

## DME\_mode[k]

When asserted, lane k shall generate DME training frames for transmission. When de-asserted, lane k shall generate 64b/67b codewords for transmission. DME\_mode[k] is affected by structurally asymmetric link operation. For more information, see Section "Structurally Asymmetric Links" on page -213.

#### dme wait tmr done[k]

Asserted when the dme\_wait\_tmr[k] has run for a time equivalent to 252 DME frames (or 4 times the value in the DME Wait Timer field of the Port n Link Timers Control CSR).

#### dme wait tmr en[k]

When asserted, allows the dme\_wait\_tmr to run. When de-asserted, the dme\_wait\_tmr[k] shall be reset to and retain its initial (default) value. The dme\_wait\_tmr\_en[k] shall be de-asserted when either dme\_wait\_tmr\_done[k] is asserted or the state machine exits the state in which the dme\_wait\_tmr[k] was enabled (dme\_wait\_tmr en[k] was asserted), whichever occurs first.

### drvr\_oe[k]

Asserted when the lane k driver is output enabled; otherwise, de-asserted. When de-asserted the transmitter shall enter Electrical IDLE as defined in Section 12.4.5.

The value is calculated based on the values of some or all of 4\_lanes\_drvr\_oe, 8\_lanes\_drvr\_oe, 16\_lanes\_drvr\_oe, lane0\_drvr\_oe, lanes01\_drvr\_oe, lanes02\_drvr\_oe and force\_drvr\_oe[k], dependent on the value of k.

## DScounter[k]

Counter used in the lane k Lane\_Synchronization state machine to count the number of descrambler Seed control codewords with a seed value that match the current state of the descrambler.

#### dscrmblr error

Asserted if the last receive codeword was a Seed control codeword with a seed value the does not match the current state of the descrambler, or if a sequence of an odd number of consecutive Seed control codewords are received.

## dscrmblr\_sync

Asserted if the last receive codeword was a Seed control codeword with a seed value that match the current state of the descrambler.

## end\_asym\_mode

When asserted, causes the Port\_Initialization state machine to exit the ASYM MODE state and enter the SILENT state.

### force\_1x\_mode

Forces a port that supports one or more multilane modes to use 1x mode. When asserted, all Nx (multi-lane) modes are disabled.

This variable is derived from the Port Width Override field of the Port n Control CSRs.

### force\_drvr\_oe[k] (force driver output enable for lane k)

When asserted, the output enable for the lane k driver shall be asserted. When de-asserted, the state of the output enable for the lane k driver is controlled by other variables.

### force\_laneR

When force\_1x\_mode is asserted, force\_laneR controls whether lane 0 or lane R, the redundancy lane, is preferred for 1x mode reception. If force\_laneR is asserted, lane R is the preferred lane. If force\_laneR is de-asserted, lane 0 is the preferred lane. If the preferred lane is functional, it is selected by the port initialization state machine for 1x mode reception. If the preferred lane is not functional, the non-preferred lane, if functional, is selected for 1x mode reception.

If force\_1x\_mode is not asserted, the state of force\_laneR has no effect on the initialization state machine.

This variable is derived from the Port Width Override field of the Port n Control CSRs.

```
force_no_lock[k]
```

When asserted, forces the Codeword\_Lock state machine to re-initialize. The signal is set and cleared by the Lane\_Synchronization state machine.

## force\_reinit

When asserted, forces the Port\_Initialization state machines to re-initialize. The signal is set under software control through the Port Width Override field of the Port n Control CSRs and is cleared by the Port\_Initialization state machine.

## frame\_lock[k]

The frame\_lock variable is identical to the frame\_lock variable defined in IEEE 802.3-2008 Section 72.6.10.3. The variable frame\_lock[k] is frame-lock variable for lane k.

```
from_dme_rcvr_ready[k]
```

The value of this variable is updated based on the value of the "Receiver ready" bit in the most recent training frame received on lane k from its link partner. The training frame is defined in IEEE 802.3 Section 72.6.10.2.

De-asserted in the UNTRAINED state of the lane training state machine. The value of from\_dme\_rcvr\_ready[k] shall not be set until no fewer than three consecutive training frames have been received with the receiver ready bit asserted. From\_dme\_rcvr\_ready[k] shall be de-asserted if a single training frame has been received with the receiver ready bit de-asserted.

```
from_sc_asym_mode_en
```

The variable shall have the same value as the "Asymmetric mode enabled" bit in the most recent error-free Status/Control control codeword received on lane 0 from its link partner.

```
from_sc_initialized (partner initialized)
```

The value of this variable shall be the value of the "Port initialized" bit in the most recent error-free Status/Control control codeword received by the port from its link partner.

```
from_sc_lane_ready[k] (link partner lane k ready)
```

The value this variable shall be the value of the "Receive lane ready" field in the most recent error-free Status/Control control codeword received on lane k from its link partner.

```
from_sc_lane_silence[k]
```

The variable shall have the same value as the "Lane Entering Silence" bit in the most recent error-free Status/Control control codeword received on lane k from its link partner.

from sc lane trained[k] (link partner lane k receiver trained)

The value of this variable shall be the value of the "Lane trained" bit in the most recent error-free Status/Control control codeword received on lane k from its link partner.

from\_sc\_port\_silence

The variable shall be asserted when receiving an error-free Status/Control ordered sequence where any one of the "Port Entering Silence" bits from lanes less than max\_width is asserted, or de-asserted if none of the "Port Entering Silence" bits from lanes less than max\_width is asserted.

from\_sc\_rcv\_lanes\_ready (link partner receiver lanes ready)

The value this variable shall be the value of the "Receive lanes ready" field in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_rcv\_width (link partner receive width)

The value this variable shall be the value of the "Receive width" field in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_rcv\_width\_link\_cmd (received receive width link command)

Contains the value of the "Receive width command" field of the most recently received error-free Status/Control control codeword received by the port from its link partner. If the variables lane\_sync[0] is de-asserted, from sc rcv width link cmd shall be set to the value "hold".

from\_sc\_rcv\_width\_link\_cmd\_ack (link partner receive width link command acknowledge)

The value this variable shall be the value of the "Receive width command ACK" field in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_rcv\_width\_link\_cmd\_nack
(link partner receive width link command negative acknowledge)

The value this variable shall be the value of the "Receive width command NACK" field in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_retrain\_en (partner retraining enable)

The value of this variable shall be the value of the "Retraining enabled" bit in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_retrain\_grnt (partner retrain grant)

The value of this variable shall be the value of the "Retrain grant" bit in the most recent error-free Status/Control control codeword received by the port from its link partner.

from\_sc\_retrain\_ready (partner retrain ready)

The value of this variable shall be the value of the "Retrain ready" bit in the most recent error-free Status/Control control codeword received by the port from its link partner.

## from\_sc\_retraining

The value of this variable shall be the same as the value of the "Retraining" bit in the most recent error-free Status/Control control codeword received by the port from the link.

from\_sc\_xmt\_1x\_mode (partner transmitting in 1x mode)

This variable shall have the same value and meaning as the "Transmit 1x mode" bit in the most recent error-free Status/Control control codeword received by the port from the link.

## IVcounter[k]

Counter used in the lane k Codeword\_Lock state machine to count the number of invalid sync headers detected.

## keep\_alive

A periodic signal that has two timers associated with it. The first timer is the keep alive period that determines how often keep\_alive goes active, this timer is programmable to values in the range of 10 msec to 10 sec. The second timer is the keep alive active time that determines how long keep\_alive is active before going inactive, this timer is programmable to values in the range of 2 usec to 125 usec. The signal is used to ensure that the transmitter of each trained lane is output enabled periodically to allow the connected lane receiver to track changes due to temperature drift and any other slow moving changes, and thereby keeping the lane receiver sufficiently trained to be quickly operational when needed.

## lane\_degraded[k]

Asserted when the adaptive equalization for lane k has previously been successfully trained (lane\_trained[k] asserted) and subsequently the characteristics of lane k have

changed enough that it is determined that the transmission quality of the lane has degraded to the point that the adaptive equalization needs to be retrained.

De-asserted when lane\_trained[k] is de-asserted or when lane\_trained[k] is asserted and the retraining of the lane k adaptive equalization has been successfully completed.

The criteria for determining when characteristics of a previously trained lane have changed enough that the adaptive equalization requires retraining is implementation specific and beyond the scope of this specification. A possible criteria for the assertion of lane\_degraded[k] is that the lane k BER has become greater than  $1*10^{-12}$ .

lane\_ready[k]

lane\_ready[k] = lane\_sync[k] & lane\_trained[k] & !lane\_retraining[k]

lane\_retraining[k]

Asserted when the adaptive equalization controlled by the lane k receiver is retraining; otherwise, de-asserted.

lane\_sync[k]

Asserted when the lane k Lane\_Synchronization state machine determines that the lane k receiver is in bit synchronization and 64b/67b codeword boundary alignment with its input serial data stream; otherwise, de-asserted.

lane trained[k]

De-asserted when the Port\_Initialization state machine is in the SILENT state.

De-asserted if any of the adaptive equalization that is controlled by the lane k receiver has not been successfully trained.

De-asserted if retraining of lane k fails.

Asserted in response to the train\_lane[k] being asserted if the lane k receiver controls no adaptive equalization, which includes any adaptive receive equalization in the lane k receiver and any adaptive transmit equalization in the connected lane k transmitter controlled by the lane k receiver.

Asserted when all of the adaptive equalization that is controlled by the lane k receiver has been successfully trained. Once asserted, lane\_trained[k] remains asserted until one of the above de-assertion criteria is met.

lane0\_drvr\_oe

When asserted, the output driver for lane 0 shall be enabled

lanes01 drvr oe

When asserted, the output drivers for lanes 0 and 1 shall be enabled.

```
lanes02 drvr oe
```

When asserted, the output drivers for lanes 0 and 2 shall be enabled.

## lost\_valid\_cs\_reception

Asserted when receive\_enable has been continuously asserted for the last 2048 columns and no valid control symbol or Status/Control Ordered Sequence has been received during that time.

De-asserted when the Codeword Lock state machine enters the NO LOCK state.

Note that this variable is asserted on a port based event and de-asserted on a lane based event.

### LR initialize

Initial transmit emphasis coefficient set for Long Reach operation. The LR\_initialize coefficient set shall be compliant with IEEE Standard 802.3-2008 (Part 5), Clause 72.6.10.4.2 Training.

## max\_width

Indicates the symmetric width of the link when the port was initialized. It is also the maximum width of either direction of the link when the link is operating in asymmetric mode.

#### Mcounter

A counter used in the Lane\_Alignment state machine to count received pairs of consecutive columns received that contain a Status/Control control codeword in at least one row of the first column, but that do not contain Status/Control control codewords in every row of both columns.

# N\_lanes\_aligned

Asserted by the Lane\_Alignment state machine when it determines that lanes 0 through N-1 are in sync and aligned.

```
N\_lanes\_drvr\_oe
```

When asserted, the output drivers for lanes 0 through N - 1 are enabled.

# N\_lanes\_ready

```
N_lanes_ready = N_lanes_aligned & lane_ready[0] & ... & lane_ready[N-1]
```

## N\_lane\_sync

Asserted when lanes 0 through N-1 of a receiver operating are in bit synchronization and codeword boundary alignment; otherwise, de-asserted.

```
N_{\text{lane\_sync}} = lane\_sync[0] \& ... \& lane\_sync[N-1]
```

### no\_sc\_Ncolumn

Asserted if none of the codewords in the Ncolumn returned most recently by the next\_Ncolumn() function are Status/Control control codewords; otherwise, de-asserted.

## part\_sc\_Ncolumn

Asserted if some, but not all of the codewords in the Ncolumn returned most recently by the next\_Ncolumn() function are Status/Control control codewords; otherwise, de-asserted.

## port\_initialized

Asserted when the port successfully completes the port initialization process and remains asserted until the Port\_Initialization state machine re-enters the SILENT state; otherwise, de-asserted.

PIsm state (Port Initialization state machine state)

The current state of the port's Port\_Initialization state machine.

### rcv\_width (receive width)

A three bit field indicating the width mode at which the port is currently receiving control symbols and packets from the link. Also the source of the value placed in the "Receive width" field of Status/Control control codewords transmitted by the port.

The current receive width shall be encoded as follows:

0b000 - None; the port has not completed initialization

0b001 - 1x mode

0b010 - 2x mode

 $0b011 - 4x \mod e$ 

0b100 - 8x mode

0b101 - 16x mode

0b110 - 1x mode, lane 1

0b111 - 1x mode, lane 2

The rcv\_width variable shall retain the value it held prior to the Port Initialization State Machine entering the 1x\_RECOVERY, 2x\_RECOVERY or Nx\_RECOVERY states for the duration of those recovery states.

```
rcv_width_link_cmd (receive width link command)
```

The variable contains the value placed in the "Receive width command" field of Status/Control control codewords transmitted on the link by the port.

rcv\_width\_link\_cmd\_ack (receive width link command acknowledge)

When asserted, indicates that the current receive width link command was successfully executed. De-asserted when the value "Receive width command" field

of Status/Control control codeword most recently received by the port is "hold"; otherwise de-asserted.

The value of this bit is the value of the "Receive width command ACK" field of Status/Control control codewords transmitted by the port.

rcv\_width\_link\_cmd\_nack (receive width link command negative acknowledge)

When asserted, indicates that the current receive width link command was not executed and the receive width is unchanged. De-asserted when the value of the "Receive width command" field in Status/Control control codeword most recently received by the port is "hold"; otherwise de-asserted.

The value of this bit is the value of the "Receive width command NACK" field of Status/Control control codewords transmitted by the port.

rcv\_width\_tmr\_done (receive width timer done)

Asserted when the rcv\_width\_tmr has run for 62.5 usec +/- 34%. De-asserted when the state machine exits the state in which rcv\_width\_tmr\_en was asserted.

rcv width tmr en (receive width timer enable)

When asserted, the rcv\_width\_tmr is enable to run. De-asserted when either the rcv\_width\_tmr\_done is asserted or the state machine exits the state in which rcv\_width\_tmr\_en was asserted. When de-asserted, the timer is set to and held at its initial (default) value.

receive enable

When asserted, and port\_initialized and link\_initialized are also asserted, the port can accept control symbols and packets from the link. When de-asserted, control symbols and packets received from the link shall be ignored and discarded.

Used to enable/disable the reception of control symbols and packets when port initialized and link initialized are asserted.

receive\_enable = receive\_enable\_pi & receive\_enable\_rw

receive\_enable\_pi

A local receive enable control used in the Port Initialization state machine.

receive\_enable\_rw

A local receive enable control used in the Receive\_Width state machine.

receive lane1

Asserted when a port is operating in 1x mode and the port is either receiving the 1x mode data stream from lane 1 or has entered the 1x\_RECOVERY state from the 1x MODE LANE1 state; otherwise, de-asserted.

### receive lane2

Asserted when a port is operating in 1x mode and the port is either receiving the 1x mode data stream from lane 2 or has entered the 1x\_RECOVERY state from the 1x MODE LANE2 state; otherwise, de-asserted.

## recovery\_retrain

Variable used in the Port\_Initialization state machine to prevent the recovery period to be extended more than once when allowing for retraining.

## recovery\_tmr\_done

Asserted when the recovery\_tmr has run for 62.5 msec +/- 34%. De-asserted when the recovery\_tmr\_en is de-asserted.

## recovery\_tmr\_en (recovery timer enable)

When asserted, allows the recovery\_tmr to run. When de-asserted, the recovery\_tmr shall be reset to and retain its initial (default) value.

recovery\_tmr\_en shall be de-asserted when either recovery\_tmr\_done is asserted or the state machine exits the state in which the recovery\_tmr was enabled (recovery\_tmr\_en was asserted), whichever occurs first.

#### retrain

Controls when a pending retrain operation can be executed. When asserted, the pending retraining operation is allowed to begin execution. When de-asserted, a pending retrain operation shall wait.

### retrain\_en (retrain enable)

The variable shall have the same value and meaning as the Port n Control 2 CSRs field "BRC3 Retraining Enable" bit. Retrain\_en is affected by structurally asymmetric link operation. For more information, see Section "Structurally Asymmetric Links" on page -213.

#### retrain fail[k]

When asserted, indicates that an adaptive equalization retrain failure has occurred on receive lane k; otherwise, de-asserted.

## retrain\_grnt (retrain grant)

An output of the Retrain/Transmit\_Width\_Control. Asserted when a pending retraining request has won permission to proceed.

#### retrain\_lane[k]

When asserted, the lane k adaptive equalization training mechanism shall attempt to retrain all lane k adaptive equalization controlled by the lane k receiver. When de-asserted, lane k retraining, if in progress, shall be terminated within 1 msec.

```
retrain_pending
```

#### retrain\_ready

Asserted when the port is ready to begin retraining; otherwise de-asserted.

```
retrain_tmr_done
```

Asserted when the retrain\_tmr has run for 62.5 milliseconds +/- 34%. De-asserted when the retrain\_tmr\_en is de-asserted.

```
retrain_tmr_en
```

When asserted, the retrain\_tmr runs continuously. When de-asserted, the retrain\_tmr is reset to and maintains its initial (default) value.

## retraining

Indicates when one or more of the port's lanes are retraining.

```
retraining = (lane_retraining[0] | ... | lane_retraining[max_width-1]) & (max_width > 1) | (max_width = 1) & (lane_retraining[0] | lane_retraining[1] | lane_retraining[2])
```

### sc Ncolumn

Asserted if all of the codewords in the Ncolumn returned most recently by the next\_Ncolumn() function are Status/Control control codewords; otherwise, de-asserted.

```
seek_lanes_drvr_oe
```

The output enable for the lane 0 and the lane R output drivers of a 1x/Nx port.

### SH\_transition

Asserted when bits [1:2] (sync header) of the codeword being tested are complements of one another.

## signal detect

Asserted when a lane receiver is enabled and a signal meeting an implementation defined criteria is present at the input of the receiver. The use of signal\_detect is implementation dependent. It can be continuously asserted or used to require that some implementation defined additional condition be met before the Lane\_Synchronization state machine is allowed to exit the NO\_SYNC state. Signal\_detect might for example be used to ensure that the input signal to a lane receiver meet some minimum AC input power requirement to prevent the receiver from locking on to crosstalk.

### silence\_tmr\_done

Asserted when silence\_tmr\_en has been continuously asserted for 120 +/- 40 usec and the state machine is in the SILENT state. The assertion of silence\_tmr\_done causes silence\_tmr\_en to be de-asserted. When the state machine is not in the SILENT state, silence\_tmr\_done is de-asserted.

#### silence\_tmr\_en

When asserted, the silence\_tmr runs. When de-asserted, the silence\_tmr is reset to and maintains its initial value.

## train\_lane[k]

When asserted, causes all adaptive equalization controlled by the lane k receiver to be trained. When de-asserted, training of all adaptive equalization controlled by the lane k receiver shall be terminated and the training mechanism returned to its idle state within 1 msec.

#### train tmr done[k] (train timer done)

Asserted when the lane k train timer has run for the interval configured in the DME Training Completion Timer field or the CW Training Completion Timer field of the Port n Link Timers Control CSRs for the port, depending on what type of training is active. De-asserted when train\_tmr\_en[k] is de-asserted.

#### train tmr en[k] (train timer enable)

When asserted, the lane k train timer shall run continuously. When de-asserted, train timer shall reset to and maintain its initial (default) value.

## training\_fail[k]

When asserted, indicates that an adaptive equalization training failure has occurred on receive lane k since the bit was last read; otherwise, de-asserted.

#### transmit enable

When asserted, allows the port to transmit control symbols and packets. When de-asserted, the transmission of control symbols and packet shall be terminated at a

natural control symbol/packet boundary and remain terminated until transmit\_enable is again asserted.

The value of transmit\_enable is controlled by the Port\_Initilization, Transmit\_Width and Retrain/Xmt\_Width\_Control state machines. If either one of the state machines de-asserts their local transmit enable then the transmit\_enable is de-asserted.

```
transmit_enable = transmit_enable_pi & transmit_enable_tw & transmit_enable_rtwc
```

transmit\_enable\_pi

A local transmit enable control used in the Port\_Initialization state machine.

transmit enable rtwc

A local transmit enable control used in the Retrain/Xmt\_Width\_Control state machine.

transmit enable tw

A local transmit enable control used in the Transmit\_Width state machine. Control symbols and packets may be transmitted when transmit\_enable\_tw is asserted. When transmit\_enable\_tw is deasserted, the port shall complete transmission of packets or control symbols in progress and then stop transmitting further packets or control symbols until transmit\_enable\_tw is asserted. Completion of in-progress packet and control symbol transmission shall be signaled by the assertion of the xmting\_idle variable.

## Vcounter[k]

Counter used in the lane k Codeword\_Lock state machine to count the number of valid sync headers detected.

xmt\_sc\_seq (transmit Status/Control ordered sequences)

When asserted, the port shall transmit a minimum of one Status/Control ordered sequence per 256 codewords transmitted per lane. When de-asserted, the port and the connected port shall transmit Status/Control ordered sequences at the rate(s) required by other portions of this specification.

The value of xmt\_sc\_seq is replicated in the Transmit Status/Control ordered sequences field of the Status/Control control codewords transmitted on the link by the port.

xmt width (transmit width)

Indicates the width mode at which the port is currently transmitting. The current transmit width of the port can be encoded as follows:

0b000 - None 0b001 - 1x mode 0b010 - 2x mode

```
0b011 - 4x mode
0b100 - 8x mode
0b101 - 16x mod
0b110 - Reserved
0b111 - Reserved
```

xmt\_width\_grnt (transmit width grant)

Controls when a pending transmit width command can be executed. When asserted, the pending transmit width command is allowed to begin execution; otherwise, a pending transmit width command shall wait.

xmt\_width\_cmd\_pending (transmit width command pending)

```
= 1x_mode_xmt_cmd | 2x_mode_xmt_cmd | 4x_mode_xmt_cmd | 8x_mode_xmt_cmd | 16x_mode_xmt_cmd
```

xmt\_width\_port\_cmd (transmit width port command)

A command issued to a port by software or some mechanism within the device containing the port ordering the port to transmit in a specific width mode. The variable has the value "hold" when no command is present. This variable is used in conjunction with the variables xmt\_width\_port\_cmd\_ack and xmt\_width\_port\_cmd\_nack to control the flow of transmit width port commands.

The value of xmt\_width\_port\_cmd may change from "hold" to another value only when xmt width port cmd ack and xmt width port cmd nack are both de-asserted. When the value of xmt\_width\_port\_cmd is other than "hold", it shall either xmt width port cmd ack retain that value until or xmt\_width\_port\_cmd\_nack is asserted, at which point the value of xmt width port cmd shall change to "hold".

When there are multiple sources of transmit width port commands, the prioritizing and multiplexing of commands from the multiple sources is implementation specific and beyond the scope of this specification.

```
xmt_width_port_cmd_ack (transmit width port command acknowledge)
```

Asserted when the pending xmt\_width\_port\_cmd is different from "hold" and has been executed. Once asserted, it remains asserted until the xmt\_width\_port\_cmd is set to "hold", at which point the variable is de-asserted; otherwise, de-asserted.

xmt\_width\_port\_cmd\_nack (transmit width port command negative acknowledge)

Asserted when the pending xmt\_width\_port\_cmd is different from "hold", and has for some reason, not been executed. Once asserted, it remains asserted until the xmt\_width\_port\_cmd is set to "hold", at which point the variable is de-asserted; otherwise, de-asserted.

The non-execution may be due to the requested mode not being enabled or an execution failure.

xmt\_width\_tmr\_done (transmit width timer done)

Asserted when the xmt\_width\_tmr has run continuously for 250 +/- 85 usec. De-asserted when xmt\_width\_tmr\_en is de-asserted.

xmt\_width\_tmr\_en (transmit width timer enable)

When asserted the xmt\_width\_tmr runs continuously. When de-asserted, the xmt\_width\_tmr is reset to and retains its initial (default) value.

xmting\_idle (transmitting idle)

Asserted when the port has stopped transmitting control symbols and packets in response to the deassertion of transmit\_enable\_tw. The port shall transmit only the IDLE3 sequence when xmting\_idle is asserted. Xmting\_idle is deasserted when transmit enable tw is asserted.

The variables that get set to a value based on the most recent error-free Status/Control control codeword received by the port from its link partner shall be reset to the values in table when the Port\_Initialization state machine is in the SILENT state. An Status/Control control codeword shall only be determined to be error-free when it is part of a valid Status/Control ordered sequence received from the link partner.

Table 5-15. Reset value for variable from Status/Control control codewords

| Variable                        | reset value |
|---------------------------------|-------------|
| from_sc_asym_mode_en            | 0b0         |
| from_sc_initialized             | 0b0         |
| from_sc_lane_ready[k]           | 0b0         |
| from_sc_lane_silence[k]         | 0b0         |
| from_sc_lane_trained[k]         | 0b0         |
| from_sc_port_silence            | 0b0         |
| from_sc_rcv_lanes_ready         | 0b0         |
| from_sc_rev_width               | 0ь000       |
| from_sc_rcv_width_link_cmd      | 0ь000       |
| from_sc_rcv_width_link_cmd_ack  | 0b0         |
| from_sc_rcv_width_link_cmd_nack | 0b0         |
| from_sc_retrain_en              | 0b0         |
| from_sc_retrain_grnt            | 0b0         |
| from_sc_retrain_ready           | 0b0         |
| from_sc_retraining              | 060         |
| from_sc_xmt_1x_mode             | 0b0         |

When lane\_sync or codeword\_lock is de-asserted, the value of the variables derived from the Status/Control control codewords can no longer be determined accurately. The values of those variables shall behave as defined in table Table 5-16 when

lane\_sync or codeword\_lock is de-asserted to ensure correct operation of state machines.

Table 5-16. Effects of lane\_sync or codeword\_lock de-assertion

| Variable                        | Reset |
|---------------------------------|-------|
| from_sc_asym_mode_en            | No    |
| from_sc_initialized             | No    |
| from_sc_lane_ready[k]           | Yes   |
| from_sc_lane_silence[k]         | Yes   |
| from_sc_lane_trained[k]         | Yes   |
| from_sc_port_silence            | Yes   |
| from_sc_rcv_lanes_ready         | No    |
| from_sc_rcv_width               | No    |
| from_sc_rcv_width_link_cmd      | No    |
| from_sc_rcv_width_link_cmd_ack  | No    |
| from_sc_rcv_width_link_cmd_nack | No    |
| from_sc_retrain_en              | No    |
| from_sc_retrain_grnt            | No    |
| from_sc_retrain_ready           | No    |
| from_sc_retraining              | No    |
| from_sc_xmt_1x_mode             | No    |

In addition to the above, the value of Status/Control control codeword bit 34 (Transmit Status/Control ordered sequences) is used to control the transmission rate of Status/Control ordered sequences within the IDLE3 sequence. When lane\_sync or codeword\_lock is de-asserted, the lane shall continue to transmit Status/Control ordered sequences at the rate requested in the last correctly received Status/Control ordered sequence.

# **5.19.2** Frame\_Lock State Machine

The recovery of DME training frame boundaries in a lane receiver shall be controlled and monitored by the Frame\_Lock state machine. There shall be one Frame\_Lock state machine for each lane receiver.

The Frame\_Lock state machine shall be the Frame Lock state machine specified by Clause 72.6.10.4.1 of IEEE 802.3 2008 Part 5.

# **5.19.3** Lane Training State Machines

Two Lane\_Training state machines are defined, a long run Lane\_Training state machine for ports supporting the long run electrical specification (long run ports),

and a short run Lane\_Training state machine for ports supporting only the short run electrical specification (short run ports).

A Lane\_Training state machine controls the training and retraining of all per lane adaptive equalization that is controlled by the receive end of the lane. It does not control the actual adjustment of adaptive equalizer settings which is done by implementation specific mechanisms that are beyond the scope of this specification.

The Lane\_Training state machines provide two "modes" of operation, "training" mode and "retraining" mode as described in Section 5.11.1.

When the training state machines use i.e. set\_xmt\_equalizer(k,"LR\_initialize"), it is intended to indicate that a coefficient set in this case for long run initialization is loaded into the transmitter equalizer settings. The coefficient set can be implemented as a static set of values or a set of values that is controlled through registers or by the adaptive equalization algorithm. Management of the coefficient set is outside the scope of this specification.

## **5.19.3.1** Long run Lane\_Training State Machine

The long run Lane\_Training state machine is specified in Figure 5-22 through Figure 5-24. There shall be a long run Lane\_Training state machine for each lane receiver of a long run port.

The state machine supports both DME and CW training so that long run port can train adaptive transmit equalization in either short run or long run ports.

The long run Lane\_Training state machine is forced into the UNTRAINED state when the Port Initialization state machine is in the SILENT state and prepares for training in DME mode. The state machine for lane k then waits for lane k to be output enabled and for either frame\_lock[k] or lane\_sync[k], but not both, to be asserted. If lane k is output enabled and frame\_lock[k] is asserted, the state machine determines that it is connected to a long run port and training will be in DME mode. If lane k is output enabled and lane\_sync[k] is asserted, the state machine determines that is connected to a short-reach port and switches to CW training mode.

In both DME and CW mode, the state machine begins training by starting the training timer (train\_tmr\_en[k] asserted). The training timer runs continuously during both the DME and CW training processes so that if a failure occurs at any stage of either processes, the failure can be detected and the state machine can recover rather than becoming stuck due to the failure. If a failure occurs in either the DME or CW training process, training\_fail[k] is set and the lane k state machine returns to the UNTRAINED state.

The state machine checks that lane\_trained[k] is de-asserted, orders the training mechanism to start training (train\_lane[k] asserted) and waits for the training of lane k to complete both locally (lane\_trained[k] asserted) and in the connected port (from\_sc\_lane\_trained[k] asserted).

Once training is complete in CW mode, the state machine enters the TRAINED state. In DME mode, the port waits until the number of additional DME frames specified in "DME Wait Timer" field of Port n Link Timers Control CSRs are transmitted, to ensure that the link partner sees that the port has completed training before entering the TRANIED state and switching from DME frame to codeword transmission.

Once in the TRAINED state, the state machine periodically output enables lane k, if the lane is not currently being output enabled due to the current asymmetric width, so that the connected lane k receiver can track changes due to temperature drift and any other slow moving changes, and thereby keeping the lane receiver sufficiently trained to be quickly operational when needed. The on/off duty cycle is determined by the duty cycle of keep\_alive. A lane that is output enabled only by keep\_alive shall transmit the IDLE3 sequence.

variable "retrain" Retraining occurs when the is asserted by the Retrain/Transmit\_Width state machine. The state machine starts the retraining timer (retrain\_tmr\_en asserted) and verifies that lane\_retraining[k] is de-asserted. It then orders the training mechanism to retrain the lane by asserting retrain\_lane[k]. The state machine then waits for the retraining of lane k to complete both locally and in the connected receiver. At which point, retraining is completed and the state machine returns to the TRAINED state.

The retrain timer runs continuously during the retraining processes so that if a failure occurs at any stage of the processes, the failure can be detected and the state machine can recover rather than becoming stuck due to the failure. If a failure occurs during the retraining process, retrain\_fail[k] is set and the lane k state machine stays in the RETRAIN\_FAIL state until it is forced into the UNTRAINED state by the Port Initialization state machine entering SILENT state.



Figure 5-22. Long run Lane\_Training state machine (lane k) Part 1 of 3



Figure 5-23. Long run Lane\_Training state machine (lane k) Part 2 of 3



Figure 5-24. Long run Lane\_Training state machine (lane k) Part 3 of 3

## 5.19.3.2 Short run Lane\_Training state machine

The short run Lane\_Training state machine is specified in Figure 5-25 through Figure 5-26. There shall be a short run Lane\_Training state machine for each lane receiver of a short run port.

The short run Lane\_Training state machine is essentially the long run Lane\_training state machine with DME training removed.



Figure 5-25. Short run Lane Training state machine for lane k Part 1 of 2



Figure 5-26. Short run Lane\_Training state machine for lane k Part 2 of 2

## 5.19.4 Codeword Lock State Machine

Codeword boundary recovery in a lane receiver is controlled and monitored by the Codeword\_Lock state machine. There shall be one Codeword\_Lock state machine for each lane receiver.

Codeword boundary acquisition is based on locating the transition between codeword bits [1:2] ("!type" and "type" bits) that occurs in every 64b/67b codeword. For convenience, 64b/67b codeword bits [1:2] will be called the codeword "sync header". (This term is adopted from IEEE 802.3 - 2008 Clause 49 10GBASE-R in which the 2-bit field that marks the beginning of a 10GBASE-R 64b/66b codeword is called the "sync header".)

The state machine begins the search for codeword boundaries in the lane receiver's input serial data stream by testing the output of the lane receiver's serial to 67-bit parallel converter for a valid sync header in consecutive 67-bit codewords. Codeword boundary alignment is declared (codeword\_lock asserted) if 64 consecutive codewords are found each containing a valid sync header. Codeword misalignment is declared if a codeword containing an invalid sync header occurs before 64 consecutive codewords are found each containing a valid sync header. Each invalid sync header detected causes the count of consecutive codewords containing valid sync headers to be restarted from zero.

If codeword misalignment is declared during the search for codeword boundary alignment, the serial to 67-bit parallel conversion boundaries is moved one bit earlier or one bit later in the input serial data stream, but always in the same direction, and the new alignment tested. This process is repeated until correct codeword boundary alignment is achieved.

Once codeword boundary alignment is achieved (codeword\_lock is asserted), the serial to 67-bit parallel conversion boundary is no longer adjusted. The occurrence of IVmax codewords containing invalid sync headers before 64 codewords with valid sync headers occurs causes the state machine to declare loss of codeword boundary alignment (codeword\_lock de-asserted). At which point, the search for codeword boundary alignment begins again.

IVmax is an integer constant that specifies the value of the IVcounter at which the state machine determines that the lane has lost codeword boundary synchronization and de-asserts codeword\_lock. The greater the value of IVmax, the longer it takes for codeword\_lock to be de-asserted after the loss of an input signal. IVmax shall have a minimum value of 3. The recommended value of IVmax for normal operation is 3. The value may be set higher when the lane's adaptive equalization is being trained or retrained.

The 64b/67b Codeword\_Lock state machine for lane k is shown in Figure 5-27.



Figure 5-27. Lane k Codeword\_Lock state machine

# 5.19.5 Lane Synchronization State Machine

After codeword boundary alignment is achieved it is needed to look at some protocol specifics to determine that the lane if fully synchronized to the incoming signal and that the incoming signal complies on a certain level to the protocol. The Descrambler Seed control codewords is used for this purpose.

After the codeword\_lock[k] variable gets asserted the state machine will look for 6 Descrambler Seed control codewords that all are matching up with the internal state of the descrambler (the descrambler is in sync). When this is achieved the lane is declared to be in sync by the assertion of the lane\_sync[k] variable.

The 64b/67b Lane\_Synchronization state machine for lane k is shown in Figure 5-28.



Figure 5-28. Lane k Lane\_Synchronization state machine

# 5.19.5.1 Entering Silence

When a port or a lane is going to enter silence, meaning it is going to disable the transmitter, it is desired to do this in a controlled fashion that informs the link partner of the intent. To facilitate this there are allocated bits in the Status/Control control

codeword to indicate each of these events, a lane is going to enter silence or a port is going to enter silence.

It is expected that implementations will use the signals 4\_lanes\_drvr\_oe, 8\_lanes\_drvr\_oe, 16\_lanes\_drvr\_oe, lane0\_drvr\_oe, lanes01\_drvr\_oe, lanes02\_drvr\_oe and force\_drvr\_oe[k] to determine for each lane if the transmitter shall be enabled or disabled. When it is determined that the transmitter is going to be disabled it is recommended to follow the enter silence procedure described in the following. It is expected that it's not always possible to easily control the transition to silence, i.e. a hard reset of a device can result in the transmitter being disabled immediately instead of going through the described procedure.

## **5.19.5.1.1** Transmitter procedure

When a port detects that a lane or port is going to enter silence it is recommended to use the following procedure when possible:

- Stop transmission of packets and control symbols to the lane(s) involved. This could be done by narrowing the port width in asymmetric mode or by stopping the flow of packets by the port via the transmit\_enable signal, or by using another similar mechanism.
- After the flow of packets are stopped, set the Lane Entering Silence bit and if applicable the Port Entering Silence bit in the Status/Control control codeword transmitted to the link partner.
- Continue to send the IDLE3 sequence until either a minimum of 8
   Status/Control ordered sequences have been transmitted or a maximum of 512 codewords have been transmitted.
- Disable the transmitter, and clear the drvr oe[k] variable for the affected lanes.
- If the procedure is for a port to enter silence then enter the SILENT state of the Port Initialization state machine if its not already the current state.

## 5.19.5.1.2 Receiver procedure

When a lane receives the Lane Entering Silence or Port Entering Silence indication from its link partner it is recommended to use the following procedure:

- Transition from the SYNC state to the SYNC1 state of the Lane Synchronization state machine.
- If the received indicator was the Port Entering Silence then start the transmitter procedure for the port that received the Port Entering Silence indication.
- Wait for 65,536 UI, then transition to the SYNC2 state of the Lane Synchronization state machine, in which state the force\_no\_lock[k] variable is asserted to force the Codeword Lock state machine into its NO\_LOCK state.

The wait period is set so that it is comfortable higher than the time for the link

partner to disable the transmitter when following the procedure described in the previous section. This is to guarantee that there is not an active signal being received when entering the NO\_LOCK state.

# **5.19.6** Lane Alignment State Machine

For a number of reasons, the lanes of a multi-lane LP-Serial link will have different propagation delays with the result that the lanes must be realigned in the receiver before the lanes can be destriped. The Lane\_Alignment state machine monitors the alignment of the received lanes and determine whether the lanes are aligned. A receiver shall have a Lane\_Alignment state machine for each multi-lane link width supported by the receiver as each Lane\_Alignment state machine is width specific. The Lane\_Alignment state machine for Nx mode is specified in Figure 5-29 and Figure 5-30. The method for achieving alignment of the N lanes is implementation specific and outside the scope of this specification.

Status/Control ordered sequences, which are transmitted in columns when a port is transmitting in a multi-lane mode, are used to acquire and monitor lane alignment in the receiver. When received, the Status/Control ordered sequences may be misaligned due to lane to lane differences in propagation delay. Status/Control control codewords may be corrupted by transmission errors, and so may be received as a different codeword. Similarly, other codewords may be corrupted by transmission errors and become Status/Control control codewords.

The Lane\_Alignment state machine looks for pairs of sequential columns, the first of which contains at least one Status/Control control codeword. Once a column containing at least one Status/Control control codeword is found, that column and the immediately following column are examined as a pair for the pattern of Status/Control control codewords they contain. To limit complexity, each column is characterized as containing all, some or no Status/Control control codewords.

Using the above characterization of columns, it is at best difficult to distinguish between some cases of misalignment and of codeword corruption by a transmission error. Examination of multiple pairs of columns is used to distinguish between misalignment and corruption. Misalignment indicators repeat in multiple pairs of columns whereas corruption does not.

To simplify the handling of such ambiguity, the state machine uses different algorithms for determining when the N lanes are aligned and when alignment is lost. The state machine requires four error-free and correctly aligned Status/Control ordered sequences to determine that the N lanes are aligned. However, once the state machine has determined that the N lanes are aligned, it tolerates occasional transmission errors by requiring four indications of misalignment in a short period of time before determining that the N lanes are misaligned.

The Lane\_Alignment state machine is specified in Figure 5-29 and Figure 5-30. There shall be one Lane\_Alignment state machine for each multi-lane width supported by the port.



Figure 5-29. N-lane Lane\_Alignment State Machine (Part 1 of 2)



Figure 5-30. N-lane Lane\_Alignment State Machine (Part 2 of 2)

## **5.19.7** Port Initialization State Machine

The Port\_Initialization state machine is the primary state machine that controls bringing a port from reset to an operational state in which the port may transmit and receive control symbols and packets. There shall be one Port\_Initialization state machine per port.

The generalized Port\_Initialization state machine for 64b/67b encoded links is a modest modification of the Port\_Initialization state machine for 8b/10b encoded links. The modifications include support for asymmetric operation, separate discovery and recovery timers, and delaying the entry into the 2x\_MODE state to make sure that the connected port is transmitting in 2x, not 1x mode on lanes 0 and 1.

Upon entering the ASYM\_MODE state, the Port\_Initialization state machine passes control over transmit and receive widths to the Transmit\_Width and Receive\_Width state machines, respectively. If there is a failure that the Transmit\_Width and/or Receive\_Width state machines cannot handle, control is returned to the Port\_Initialization state machine and the port is reinitialized.

There are 16 variants of the Port\_initialization state machine, one supporting only 1x mode, four supporting 1x mode and one multi-lane mode, six supporting 1x mode and two multi-lane modes, four for 1x mode and 3 multi-lane modes, and one supporting all five specified link widths. State machine diagrams are defined for only the 1x/2x/Nx one of these variants. These state machine diagrams shall be used as guidance for the construction of state machines for the remaining variants.

## 5.19.7.1 1x/2x/Nx Initialization State Machine

The Port\_Initialization state machine for a 1x/2x/Nx mode port is shown in Figure 5-31 through Figure 5-33.

The assertion of reset or force\_reinit forces the state machine to enter the SILENT state regardless of the state machines current state. In SILENT, the state machine disables all lane transmitter outputs, initializes a number of variables and waits for the "silent" period to end. The silent period is used to force the lane partner, when present, to also reinitialize.

At the end of the "silent" period, the state machine enters the SEEK state and output enables the drivers for lane 0 and lane 1 and/or lane 2, depending on which of the multi-lanes modes supported by the port are enabled. This announces the port's presence on the link. The state machine then waits for the assertion of frame\_lock or lane\_sync for lane 0, 1, or 2 announcing the presence of a link partner. When the presence of a link partner is detected, the state machine enters the DISCOVERY state.

In the DISCOVERY state, the state machine output enables all of the lanes required for the enabled multi-lane modes and starts the discovery timer (disc\_tmr\_en asserted). The state machine then monitors the lane\_sync, lane\_ready and the number of lanes that are being received and that can be aligned. The state machine chooses which width mode to enter based on the number of lanes being received and that are aligned. With a few exceptions, this decision is made at the end of the discovery period (disc\_tmr\_done asserted) to ensure that a decision is not made before all lanes being received have had a chance to be trained and aligned.

Once in a width mode, the port is declared initialized (port\_initialized asserted), lanes not used by the current width mode are output disabled, and several variables characterized the width mode are set. If a lane needed for reception of the current width mode goes "not ready" (lane\_ready[x] de-asserted) but at least one of the redundancy lanes (lane 0 or lane R) is still being received (lane-sync[0] or lane\_sync[R] asserted), the state machine enters the recovery state for that width mode (for example, the state machine enters 2X\_RECOVERY from 2X\_MODE). If lane\_sync is lost (lane\_sync de-asserted) on both of the redundancy lanes, the state machine determines that the link partner is no longer active and enters the SILENT state to attempt to reinitialize.

A state machine in the Kx\_RECOVERY state disables reception of incoming traffic, starts the recovery timer and attempts to recover to Kx\_MODE. If the port has not recovered to Kx\_MODE by the time the recovery time is up, the state machine attempts to recover to a narrower link width or another lane in 1x mode. If that fails the state machine enters the SILENT state. And if at any time in the recovery state lane\_sync is lost on both of the redundancy lanes, the state machine immediately enters the SILENT state.

When in a multi-lane width mode state, the state machine transitions to ASYM\_MODE if asymmetric mode is enabled in both ports and both ports are initialized to the same port width.



Figure 5-31. 1x/2x/Nx Port\_Initialization State Machine, Part 1 of 3



Figure 5-32. 1x/2x/Nx Port\_Initialization state machine, Part 2 of 3



Figure 5-33. 1x/2x/Nx Port\_Initialization state machine, Part 3 of 3

The equations for the state transition conditions for the 1x/2x/Nx Port\_Initialization state machine are as follows:

```
1xM0to1xR = !lane ready[0] & lane sync[0]
1xM0toSL = !lane sync[0]
1xM1to1xR = !lane ready[1] & lane sync[1]
1xM1toSL = !lane sync[1]
1xM2to1xR = !lane ready[2] & (lane sync[1] | lane sync[2])
1xM2toSL = !lane sync[2] & !lane sync[1]
1xRto1xM0 = !recovery tmr done & !receive lane1 & !receive lane2 &
                                lane_ready[0] & (!retrain | recovery_retrain)
1xRto1xM1 = !recovery tmr done &
                                (receive lane1 |
                                 receive lane2 & !lane ready[2] &
                                   (2x mode enabled | force 1x mode & 2x mode supported)) &
                                lane ready[1] & (!retrain | recovery retrain)
1xRto1xM2 = !recovery tmr done & receive lane2 & lane ready[2] &
                                (!retrain | recovery retrain)
1xRto1xRT = retrain & !recovery retrain
1xRtoSL = !lane svnc[0] &
                                !(lane sync[1] & 2x mode supported) &
                                !(lane_sync[2] & 4x_mode_supported) | recovery_tmr_done
2xMtoAM = asym mode en & from sc asym mode en &
                                port initialized & from sc initialized &
                               (from_sc_rcv_width = "2x mode") &
                                2 lanes ready & !from sc xmt 1x mode
2xMto2xR = !2 lanes ready & (lane sync[0] | lane sync[1])
                               2 lanes ready & from sc xmt 1x mode
2xMtoSL = !lane sync[0] & !lane sync[1]
2xRto1xM0 = (recovery tmr done & !2 lanes ready & lane ready[0] |
                                 2 lanes ready & from sc xmt 1x mode) &
                                xmting idle & (!retrain | recovery retrain)
2xRto1xM1 = (recovery tmr done \& !2 lanes ready \& !lane ready[0] \& !2 lanes ready & !2 lanes ready & !2 lanes ready[0] & !3 
                                lane ready[1]) &
                                xmting_idle & (!retrain | recovery_retrain)
2xRto2xM = 2 lanes ready & !from sc xmt 1x mode &
                               (!retrain | recovery retrain)
2xRto2xRT = retrain & !recovery_retrain
```

```
2xRtoSL = !lane sync[0] & !lane sync[1] |
             recovery_tmr_done & !lane_ready[0] & !lane_ready[1]
Dto1xM0 = lane\_ready[0] &
             (force_1x_mode &
               (!force_laneR |
               force laneR & disc tmr done &
                 !(lane_ready[1] & 2x_mode_supported) &
                 !(lane_ready[2] & Nx_mode_supported)
              !force 1x mode & disc tmr done &
               !(Nx_mode_enabled & N_lanes_ready) &
               (!(2x_mode_enabled & 2_lanes_ready) |
               2_lanes_ready & from_sc_xmt_1x_mode
               ) |
              !2x_mode_supported & !Nx_mode_supported
Dto1xM1 = lane\_ready[1] &
             (force_1x_mode & 2x_mode_supported &
               !(Nx_mode_supported & lane_ready[2]) &
               (force_laneR & (!Nx_mode_supported | disc_tmr_done & !lane_ready[2]) |
                !force laneR & disc tmr done & !lane ready[0] &
                 !(Nx_mode_supported & lane_ready[2])) |
              !force 1x mode & 2x mode enabled &
               !(Nx_mode_enabled & lane_ready[2]) &
               disc_tmr_done & !lane_ready[0]
Dto1xM2 = lane\_ready[2] &
             (force_1x_mode & Nx_mode_supported &
               (force_laneR | !force_laneR & disc_tmr_done & !lane_ready[0]) |
              !force 1x mode & Nx mode enabled &
               disc tmr done & !lane ready[0]
Dto2xM = 2x_mode_enabled & 2_lanes_ready &
             (disc_tmr_done | !Nx_mode_enabled) &
             !from_sc_xmt_1x_mode & !(Nx_mode_enabled & N_lanes_ready)
DtoNxM = Nx_mode_enabled & N_lanes_ready
DtoSL = disc_tmr_done & !lane_ready[0] &
             !(lane ready[1] &
               (2x mode enabled | force 1x mode & 2x mode supported)
             ) &
             !(lane ready[2] &
               (Nx_mode_enabled | force_1x_mode & Nx_mode_supported)
NxMtoAM = asym_mode_en & from_sc_asym_mode_en &
             port_initialized & from_sc_initialized &
             (from_sc_rcv_width = "Nx mode") &
             N_lanes_ready
```

```
NxMtoNxR = !N lanes ready & (lane sync[0] |
              (lane_sync[1] & 2x_mode_enabled) | lane_sync[2])
NxMtoSL = !lane_sync[0] &
              !(lane_sync[1] & 2x_mode_enabled) &
              !lane_sync[2]
NxRto1xM0 = recovery_tmr_done & lane_ready[0] & !N_lanes_ready &
              (!(2x_mode_enabled & 2_lanes_ready) |
               2_lanes_ready & from_sc_xmt_1x_mode
              ) & xmting_idle & (!retrain | recovery_retrain)
NxRto1xM1 = recovery_tmr_done & !lane_ready[2] & !lane_ready[0] &
             lane_ready[1] & 2x_mode_enabled & xmting_idle &
              (!retrain | recovery_retrain)
NxRto1xM2 = recovery_tmr_done & lane_ready[2] & !lane_ready[0] & xmting_idle &
              (!retrain | recovery_retrain)
NxRto2xM = 2x_mode_enabled & 2_lanes_ready & recovery_tmr_done &
              !from_sc_xmt_1x_mode & !N_lanes_ready & xmting_idle &
              (!retrain | recovery_retrain)
NxRtoNxM = N_lanes_ready & (!retrain | recovery_retrain)
NxRtoNxRT = retrain & !recovery_retrain
NxRtoSL = !lane_sync[0] & !lane_sync[2] &
              !(lane_sync[1] & 2x_mode_enabled) |
              recovery_tmr_done & !lane_ready[0] & !lane_ready[2] &
              !(lane_ready[1] & 2x_mode_enabled)
SKtoD = frame lock[0] \land lane sync[0] \mid
              (2x_mode_enabled | force_1x_mode & 2x_mode_supported) &
               frame_lock[1] ^ lane_sync[1] |
              (Nx_mode_enabled | force_1x_mode & Nx_mode_supported) &
               frame_lock[2] ^ lane_sync[2]
```

# 5.19.8 Retrain/Transmit Width Control State Machine

The Retrain/Transmit\_Width\_Control state machine provides two functions:

- It serializes link retraining and transmit width change operations on a link operating in asymmetric mode to avoid any interaction between the two operations.
- It ensures that control symbol and packet transmission is suspended in both link directions while any of the link's lanes are being retrained.

These functions are combined into a single machine to minimize the total number of states required.

Retraining and transmit width change operations are serialized by requiring pending retraining and transmit width change operations to arbitrate for permission to

execute, and once an operation has been granted permission to execute, not conducting another arbitration until the current operation completes execution.

Ensuring that control symbol and packet transmission is suspended in both link directions during retraining is achieved as follows:

- 1. The port initiating the retraining signals the connected port that it is has granted retraining permission to execute.
- 2. The initiating port then waits for the connected port to signal that it also granted retraining permission to execute.
- 3. The initiating port suspends control symbols and packets transmission and signals the connected port that it is ready to retrain.
- 4. The initiating port waits for the connected port to signal that its has also suspended control symbol and packet transmission and is also ready to retrain.
- 5. Both ports then retrain.

Once both ports have indicated they are ready to retrain, the state machine verifies that no port is currently retraining (retraining is de-asserted), orders all trained lanes to retrain (retrain asserted), verifies that retraining has begun (retraining asserted), and waits for both the port and the link partner to complete retraining. At which point, the state machine returns to the IDLE state.

Unlike the lane training operation which has a dead man timer for each lane, retraining shares a single retraining dead man timer (retrain\_tmr) across all lanes. The timer is used to prevent a failure at any stage of the retraining process from hanging the state machine in some intermediate state.

All lanes that are used by the port when it achieves port\_initialized status (indicated by max\_width) participate in retraining. The failure of any of the lanes participating in retraining to retrain successfully within the retraining time will cause the port to downgrade the port width.

The signaling between the connected ports is through dedicated bits in the Status/Control control codewords transmitted in Status/Control ordered sequences by the ports.

The Retrain/Xmt\_Width\_Control state machine is specified in Figure 5-34. Each port shall have a Retrain/Xmt\_Width\_Control state machine.



Figure 5-34. Retrain/Xmt\_Width\_Control state machine

# 5.19.9 Transmit Width State Machines

Transmit width commands are received by a port from possibly multiple and unspecified sources and transmit width command acknowledgements are returned to those sources. The handling of transmit width commands received by a port is shared between the Transmit\_Width and the Transmit\_Width\_Cmd state machines. The Transmit\_Width state machine handles the transmit width command if it is executable. The Transmit\_Width\_Cmd state machine handles the command if it is not executable and handles the final stages of the command/acknowledgement protocol for all transmit width commands.

There shall be one Transmit\_Width\_Cmd state machine and one Transmit\_Width state machine per port.

#### 5.19.9.1 Transmit\_Width\_Cmd State Machine

The Transmit\_Width\_Cmd state machine checks each transmit width port command received by a port for executability. A transmit width port command is not executable if the port is not in asymmetric mode, the requested width is not enabled or the requested width is greater than the maximum symmetric width of the link at the time the port was last initialized. If the command is not executable (bad\_xmt\_width\_cmd asserted), the state machine negatively acknowledges (NACKS) the command. Regardless of whether or not a transmit width command is executable, the state machine enforces the final stages of the transmit width port command/acknowledgement protocol by keeping xmt\_width\_link\_cmd\_ack (ACK) or xmt\_width\_link\_cmd\_nack (NACK) asserted until the transmit width port command is de-asserted.

The Transmit\_Width\_Cmd state machine is specified in Figure 5-35.



Figure 5-35. Transmit\_Width\_Cmd state machine

#### 5.19.9.2 Transmit Width state machine

Control of a port's transmit width is transferred from the Port\_Initialization state machine to the port's Transmit\_Width state machine when the Port\_Initialization state machine enters ASYM\_MODE (asym\_mode asserted).

When an executable transmit width port command is received by a port, the Transmit\_Width state machine attempts to switch to the requested transmit width. The state machine begins by starting the transmit width timer (xmt\_width\_tmr\_en asserted) and output enabling the drivers for the lanes needed for requested width. When transitioning from a narrower to a wider width, 64b/67b compliant data sufficient to allow the link partner to achieve frame lock and lane alignment shall be sent on the newly enabled lanes. Some examples of 64b/67b compliant data are the IDLE3 sequence, and the data pattern sent on lane 0 of the port.

The transmit width timer runs during the entire transmit width change process. If any stage of the process fails to complete before the transmit width timer times out, the transmit width port command is NACKed and the state machine either restores the port to its current transmit width or, if that does not appear to be possible, it forces the port to reinitialize (end\_asym\_mode is asserted). The transmit width timer is used to prevent the Transmit\_Width state machine from becoming stuck part way though a transmit width change operation.

When the lanes needed for the new width become ready, the state machine halts the transmission of control symbols and packets by deasserting transmit\_enable\_tw and

waiting for control symbol and packet transmission to end as indicated by xmting\_idle.

When the transmission of control symbols and packets end, a receive width link command is sent in the "Receive width command" field of Status/Control control codewords send to the connected port to switch to the new receive width.

If the connected port ACKs the receive width link command and the receive width it reports in the "Receive width" of Status/Control control codewords that it transmits matches the requested receive width, the state machine switches to the new transmit width, changes the receive width link command to "hold", ACKs the transmit width port command, output disables any lanes not needed for the new transmit width, and re-enables control symbol and packet transmission (transmit\_enable\_tw asserted).

If the connected port NACKs the receive width link command, and the receive width it reports in the "Receive width" field of Status/Control control codewords that it transmits matches the current transmit width, the state machine output disables the lanes that were output enabled for the requested transmit width, NACKs the transmit width port command, and re-enables control symbol and packet transmission at the current transmit width.

The Transmit\_Width state machine is specified in Figure 5-36 through Figure 5-39. The portion of the state machine that is specific to a given receive width shall be implemented only if that width mode is supported by the port. For example, if a port supports only 1x and 4x modes, only width specific portions of the Receive\_Width state machine for 1x and 4x modes shall be implemented. The width specific portions for 2x, 8x, and 16x modes shall not be implemented.

Additional variables that are local to the Transmit\_Width state machine are defined as follows:

!xmt\_width\_port\_cmd\_ack & !xmt\_width\_port\_cmd\_nack



Figure 5-36. Transmit Width (XMT\_Width) State Machine Part 1 of 4



Figure 5-37. Transmit Width (XMT\_Width) State Machine Part 2 of 4



Figure 5-38. Transmit Width (XMT\_Width) State Machine Part 3 of 4



Figure 5-39. Transmit Width (XMT\_Width) State Machine Part 4 of 4, K, L,  $N \ge 4$ 

#### **5.19.10** Receive Width State Machines

Receive width link commands are received by a port in Status/Control ordered sequences transmitted by the connected port, and receive width command acknowledgements are returned in Status/Control ordered sequences. The handling of receive width link commands received by a port is shared between the Receive\_Width and the Receive\_Width\_Cmd state machines. The Receive\_Width state machine handles the receive width command if it is executable. The Receive\_Width\_Cmd state machine handles the command if it is not executable and handles the final stages of the command/acknowledgement protocol for all receive width link commands.

There shall be one Receive\_Width\_Cmd state machine and one Receive\_Width state machine per port.

### 5.19.10.1 Receive\_Width\_Cmd State Machine

The Receive\_Width\_Cmd state machine checks each receive width link command received by a port for executability. A receive width link command is not executable if the port is not in asymmetric mode or the requested width is not enabled. If the command is not executable (bad\_rcv\_width\_cmd asserted), the state machine negatively acknowledges (NACKS) the command. Regardless of whether a receive width command is executable, the state machine enforces the final stages of the receive width link command/acknowledgement protocol by keeping rcv\_width\_link\_cmd\_ack (ACK) or rcv\_width\_link\_cmd\_nack (NACK) asserted until the receiver width link command is de-asserted.

The Receive\_Width\_Cmd state machine is shown in Figure 5-40.



Figure 5-40. Receive Width Cmd state machine

### **5.19.10.2** Receive\_Width State Machine

Control of a port's receive width is transferred from the Port\_Initialization state machine to the Receive\_Width state machine when the Port\_Initialization state machine enters ASYM\_MODE (asym\_mode asserted).

When an executable receive width link command is received by a port, the Receive\_Width state machine attempts to switch to the requested receive width. The state machine begins by starting the rcv\_width\_tmr (rcv\_width\_tmr\_en asserted), stopping the reception of control symbols and packets (receive\_enable de-asserted) and waits for N lanes to become ready and aligned (N\_lanes\_ready asserted), where N is the receive width requested in the receive width link command.

The receive width timer runs during the entire receive width change process. If any stage of the process fails to complete before the receive width timer times out, the receive width link command is NACKed and the state machine either restores the port to its current receive width or, if that does not appear to be possible, it forces the port to reinitialize (end\_asym\_mode is asserted). The receive width timer is used to prevent the Receive\_Width state machine from becoming stuck part way though a receive width change operation.

When N lanes are ready and aligned, the state machine switches the port to the new receive width, ACKs the receive width link command, and re-enables control symbol and packet reception.

The Receive\_Width state machine is specified in Figure 5-41 through Figure 5-44. The portion of the state machine specific to a given receive width shall be implemented only if that width mode is supported by the port. For example, if a port supports only 1x and 4x modes, only width specific portions of the Receive\_Width state machine for 1x and 4x modes shall be implemented. The width specific portions for 2x, 8x, and 16x modes shall not be implemented.

Additional variables that are local to the Receive\_Width state machine are as follows:

```
1x_mode_rcv_cmd = asym_mode & (from_sc_rcv_width_link_cmd = "1x mode") & !rcv_width_link_cmd_ack & !rcv_width_link_cmd_nack
```

2x\_mode\_rcv\_cmd = asym\_mode & (from\_sc\_rcv\_width\_link\_cmd = "2x mode") & asym\_2x\_mode\_enabled & !rcv\_width\_link\_cmd\_ack & !rcv\_width\_link\_cmd\_nack

4x\_mode\_rcv\_cmd = asym\_mode & (from\_sc\_rcv\_width\_link\_cmd = "4x mode") & asym\_4x\_mode\_enabled & (max\_width >= "4x") & !rcv\_width\_link\_cmd\_ack & !rcv\_width\_link\_cmd\_nack

8x\_mode\_rcv\_cmd = asym\_mode & (from\_sc\_rcv\_width\_link\_cmd = "8x mode") & asym\_8x\_mode\_enabled & (max\_width >= "8x") & !rcv\_width\_link\_cmd\_ack & !rcv\_width\_link\_cmd\_nack

16x\_mode\_rcv\_cmd = asym\_mode & (from\_sc\_rcv\_width\_link\_cmd = "16x mode") & asym\_16x\_mode\_enabled & (max\_width >= "16x") & !rcv\_width\_link\_cmd\_ack & !rcv\_width\_link\_cmd\_nack



Figure 5-41. Receive\_Width (RCV\_Width) State Machine, Part 1 of 4



Figure 5-42. Receive\_Width (RCV\_Width) State Machine, Part 2 of 4



Figure 5-43. Receive\_Width (RCV\_Width) State Machine, Part 3 of 4



Figure 5-44. Receive\_Width (RCV\_Width) State Machine, Part 4 of 4, K, L,  $N \ge 4$ 

# 5.20 Pseudo Random Binary Sequence Testing

PRBS testing is supported for Baud Rate Class 3 operation, using the programming model described in section 4.14, "Pseudo Random Binary Sequence Testing".

#### **RapidIO Part 6: LP-Serial Physical Layer Specification 4.1**

While PRBS Active is set, all receive lanes for the port shall ensure that frame lock and codeword lock are deasserted. A design shall not assume that the data received from the link partner prevents frame lock and codeword lock assertion.

# Chapter 6 LP-Serial Protocol

## 6.1 Introduction

This chapter specifies the LP-serial protocol which is the link level protocol for LP-serial links. The chapter covers traffic types, virtual channels (VCs), virtual channel queue management, packet priority, the mapping of transaction request flows onto packet priority, buffer management, and the use of control symbols in managing the delivery of packets between two devices connected by a LP-Serial link.

The protocol defines two types of traffic and provides a method for exchanging packets of each traffic type. The first type of traffic, called "reliable traffic" (RT), is the type of traffic RapidIO was originally designed to support. RT mode provides reliable delivery of packets between two devices that are connected by a RapidIO LP-Serial link. The second type of traffic, called "continuous traffic" (CT), provides unreliable delivery of packets that are "time sensitive".

In addition to the two modes above, a link may operate in Error Free Mode (EFM). EFM disables all link level flow control and error recovery mechanisms to enable isochronous transport at high link occupancy rates and/or over long links with high latency.

The protocol supports up to nine (9) virtual channels (VC0-VC8). Virtual Channel 0 (VC0) is always active and always operates in reliable traffic mode. It provides backward compatibility with Revision 1.3 RapidIO LP-Serial links. When only VC0 is active, a link is said to be operating in single VC mode. VCs 1-8 are optional, and if implemented, may be disabled for backward compatibility with Rev. 1.3 LP-Serial links.

# **6.2 Packet Exchange Protocol**

As originally designed, the LP-Serial specification defines a protocol for devices connected by a LP-Serial link in which each packet transmitted by one device is acknowledged by control symbols transmitted by the other device. If a packet cannot be accepted for any reason, an acknowledgment control symbol indicates the reason and that the original packet and any transmitted subsequent packets must be resent. This behavior provides a flow control and error control mechanism between connected processing elements. This is the protocol for reliable traffic (RT).

Figure 6-1 shows an example of transporting a RT request and response packet pair across an interconnect fabric with acknowledgments between the link transmitter/receiver pairs along the way. This allows flow control and error handling to be managed between each electrically connected device pair rather than between the original source and final target of the packet. An end point device shall transmit an acknowledgment control symbol for a request packet before transmitting the response packet corresponding to that request.



Figure 6-1. Example Transaction with Acknowledgment

The protocol for continuous traffic (CT) is very similar to the protocol for reliable traffic (RT). The primary differences are that some CT packets are not acknowledged and therefore CT packets are subject to loss due to errors or insufficient buffer resources at the receiver.

# 6.3 Traffic types

The LP-Serial protocol provides support for transporting two types of traffic, "reliable traffic" (RT) and "continuous traffic" (CT). Reliable Traffic is guaranteed to be lossless by using packet retransmission whenever packet corruption is detected or receiver buffer resources are overrun. Continuous Traffic is subject to packet loss when packet corruption is detected or receiver buffer resources are overrun, but does

not incur any additional latency, by continuing its packet flow without retransmission of unacknowledged packets.

# **6.4 Virtual Channels**

Virtual channels provides a mechanism that allows the bandwidth of a link to be allocated amongst various unrelated "streams" and types of traffic in a manner that ensures that each stream, or group of streams, receives a guaranteed minimum fraction of the link bandwidth. This is done by allocating one or more streams of a given traffic type to each VC and then allocating each VC a specified fraction of the link bandwidth.

The LP-Serial protocol supports up to nine (9) virtual channels (VC0-VC8).

# **6.4.1** Virtual channel 0 (VC0)

VC0 shall be supported by all LP-Serial ports. VC0 shall always be active, operate in RT mode and support the packet priority rules as described in Section 6.6.3, as well as supporting the packet delivery ordering rules described in Section 6.11. VC0 provides the packet transport service specified in Rev. 1.3 of this specification and is backward compatible with Rev. 1.3.

# **6.4.2** Virtual Channels 1-8 (VC1-8)

Support for VC1 through VC8 by LP-Serial ports is optional. Any of VC1 through VC8 that are implemented shall support operation in RT mode and may optionally support and be configured for operation in CT mode. CT VCs operate independent of each other. RT VCs operate as a "RT Group". That is to say, when the error recovery protocol is used to recover a damaged packet, the unacknowledged packets for all VCs in RT mode are retransmitted. See Section 6.13, "Error Detection and Recovery for Reliable Transmission" for more on the error recovery process of RT and CT VCs.

The number of VCs implemented is up to the implementer. VC0 is always implemented. The number of channels for VCs 1-8 may be 0, 1, 2, 4, or 8. The binary configuration allows traffic to be combined (by ignoring bits in the VC field) in a predictable manner. Implementations with fewer than the full number of VCs should ignore, but must not modify, any ignored VC bits. That way traffic can fan back out into a larger set of VCs on subsequent links. The hierarchy for combining VCs is as follows:

| 8 VCs | 4 VCs | 2 VCs | 1 VC |
|-------|-------|-------|------|
| VC1   | VC1   | VC1   | VC1  |
| VC2   |       |       |      |
| VC3   | VC3   |       |      |
| VC4   |       |       |      |
| VC5   | VC5   | VC5   |      |
| VC6   |       |       |      |
| VC7   | VC7   |       |      |
| VC8   |       |       |      |

Table 6-1. Additional VC Combinations

In systems implementing one or more of VCs 1 through 8 and in which the number of VCs 1 through 8 that are implemented varies from one LP-Serial link to another, care needs to exercised in assignment of VC numbers so that the desired RT or CT characteristic of a virtual channel is maintained as the channel passes from one link to another link that implements fewer virtual channels.

#### **6.4.3 Virtual Channel Utilization**

Packets are transmitted from one or more virtual channels according to the weighted distribution of bandwidth for each channel. The weighting is such that under demand for full utilization of the link's bandwidth, each active VC is guaranteed a certain portion of that bandwidth. This is the minimum that each VC can achieve. When the demand for bandwidth is less than the allocation for any VC, the extra bandwidth may be distributed among the other VCs giving them more than their allotment. The algorithm for scheduling traffic is up to the implementer as long as the rules (see Section 6.11, "Transaction and Packet Delivery Ordering Rules") are met.

Processing elements shall not assume any packet ordering guarantees between VCs. Packets within a VC in VCs 1 - 8 are equally weighted and must be kept in order. Only packets within VC0 have additional ordering rules based on priority.

# 6.5 Control Symbols

Control Symbols are the message elements used by ports connected by a LP-Serial link to manage all aspects of LP-Serial link operation. They are used for link maintenance, packet delimiting, packet acknowledgment, error reporting, and error recovery.

# **6.5.1 Control Symbol Selection**

For a LP-Serial link running at Baud Rate Class 1 the control symbol type used on the link is determined by the idle sequence being used on the link. Idle sequence

selection occurs during the port initialization process. If the link is operating with IDLE1, the Control Symbol 24 shall be used. If the link is operating with IDLE2, the Control Symbol 48 shall be used.

A LP-Serial link running at Baud Rate Class 2 shall support Control Symbol 48 and IDLE2.

A LP-Serial link running at Baud Rate Class 3 shall support Control Symbol 64 and IDLE3.

# 6.5.2 Control Symbol Delimiting

LP-Serial control symbols (Control Symbol 24 and Control Symbol 48) on 8b/10b encoded links are delimited for transmission by 8b/10b special characters. For 64b/67b encoded link no such delimiting exists for Control Symbol 64.

Control Symbol 24 are delimited by a single 8b/10b special character that marks the beginning of the control symbol and immediately precedes the first character of the control symbol. Since control symbol length is constant and known, an end delimiters is neither needed nor provided.

Control Symbol 48 are delimited by two 8b/10b special characters. The first special character marks the beginning of the control symbol (the start delimiter) and immediately precedes the first character of the control symbol. The second special character marks the end of the control symbol (the end delimiter) and immediately follows the last character of the control symbol. The end delimiter special character replicates the value of the start delimiter special character. The end delimiter is provided for error detection in a burst error environment.

One of two special characters is used to delimit a control symbol. If the control symbol contains a packet delimiter, the special character PD (K28.3) is used. If the control symbol does not contain a packet delimiter, the special character SC (K28.0) is used. This use of different special characters provides the receiver with an "early warning" of the content of the control symbol.

The control symbol delimiting special character(s) shall be added to the control symbol before the control symbol is passed to the PCS sublayer for 8b/10b encoding and, if applicable, lane striping.

The combination of a control symbol and its delimiting special character(s) is referred to as a "delimited control symbol".

# 6.5.3 Control Symbol Use

#### 6.5.3.1 Link Initialization

An LP-Serial port needs be initialized and the link to which it is connected also needs be initialized before the port may begin the normal transmission of packets

and control symbols. The port is initialized when the port's Initialization state machine variable port\_initialized is asserted. The link is initialized after the port has successfully completed the following link initialization process and entered the link\_initialized state (link\_initialized variable asserted).

When a port is in the port\_initialized state, but not in the link\_initialized state, and for ports operating with IDLE3 transmit\_enable is asserted, the port shall transmit only idle sequences, status, VC-status, link-request and link-response control symbols and, if IDLE2 is the idle sequence in use on the link, SYNC sequences.

After a LP-Serial port is initialized, the port shall complete the following sequence of actions to enter the link\_initialized state (normal operational state).

- 1. The initialized port shall transmit idle sequence and at least one status control symbol per 1024 code-groups or codewords transmitted per lane until the port has received an error free status control symbol from the connected port. The transmission of status control symbols indicates to the connected port that the port has completed initialization. The transmission of an idle sequence is required for the connected port to complete initialization.
- 2. After the initialized port has received an error free status control symbol from the connected port, the port shall transmit idle sequence and at least 15 additional status control symbols. This group of control symbols may be sent more rapidly than the minimum rate of one status control symbol every 1024 code-groups or codewords transmitted per lane.
- 3. After the initialized port has received an error free status control symbol, the port shall wait until it has received a total of seven error free status control symbols with no intervening errors. This requirement provides a degree of link verification before packets and other control symbols are transmitted.
- 4. If any VC other than VC0 is implemented and enabled, the port shall transmit a single VC\_Status control symbol for each such VC. This initializes the flow control status for each implemented and enabled VC other than VC0.
- 5. The port enters the link\_initialized state.

Once a port is in the link\_initialized state, loss of port initialization (port\_initialized variable deasserted) shall cause the port to exit the link\_initialized state (link\_initialized variable deasserted). The link is then uninitialized from the point of view of that port. Once the port has exited the link\_initialized state, the port shall not resume the normal transmission of packets and control symbols until the port has re-entered both the port\_initialized and link\_initialized states.

A port that is not in the port\_initialized state, or a port operating with IDLE3 in the port\_initialized state when receive\_enable is deasserted, shall ignore and discard any packet or control symbol that it receives from the connected port. A port that is in the port\_initialized state but not in the link\_initialized state shall ignore and discard any packet or any control symbol, other than status, VC-status, link-request or link-response control symbols, that it receives from the connected port.

A LP-Serial port shall not enter the Input error-stopped state or the Output error-stopped state unless the port is in the link\_initialized state and, for ports operating with IDLE3, receive\_enable is asserted. The loss of link initialization (the state machine link\_initialized variable is deasserted) shall not cause a port already in the Input error-stopped state or the Output error-stopped state to exit either of those states.

#### **6.5.3.2** Buffer Status Maintenance

When a LP-Serial port is in the normal operational state, it shall transmit a control symbol containing the buf\_status field for VC0 at least once every 1024 code-groups or codewords transmitted per lane. To comply with this requirement, the port shall transmit a status control symbol if no other control symbol containing the buf\_status field for VC0 is available for transmission.

### **NOTE:**Note: Status Control Symbol Transmission Rates

If device X compliant to revision 2.1 or later is connected to a device Y which is compliant to a specification revision earlier than 2.1, the rate at which device X and device Y receive buffer status information will be different. This difference does not create any interoperability issues. The rate of buf\_status updates shall not be checked.

When a LP-Serial port is in the normal operational state and any VC other than VC0 is active (VCs 1-8), the port shall transmit a control symbol containing the buf\_status field for each active VC at least once every VC refresh period. To comply with this requirement, the port shall transmit a VC\_status control symbol for each active VC, other than VC0, if no other control symbol containing the buf\_status field for that VC is available for transmission during the VC refresh interval. VC\_status may be transmitted at any time, triggered by changes in VC conditions according to implementation specific algorithms.

The VC refresh period can be configured through the VC Refresh Interval register field defined in Chapter 7, "LP-Serial Registers". The shortest VC refresh period is 1024 code-groups or codewords, and the longest VC refresh period required to be implemented is  $1024 \times 16 = 16$ K code-groups or codewords.

#### **NOTE:VC Refresh Period**

The VC Refresh Interval register field contains space for up to 8 bits to be used, so based on implementation, the maximum refresh period may be 256K code-groups or codewords (see Section 7.8.2.2).

## **6.5.3.3 Embedded Control Symbols**

Any control symbol that does not contain a packet delimiter may be embedded in a packet. An embedded control symbol may contain any defined encoding of stype0 and a stype1 encoding of "Timing" or "NOP". Control symbols with stype1

encodings of start-of-packet, end-of-packet, stomp, restart-from-retry, or link-request cannot be embedded as they would terminate the packet.

When a Control Symbol 24 or Control Symbol 48 is embedded in a packet, the delimited control symbol shall begin on a 4-character boundary of the packet. That is, the number of packet characters between the end of the delimited start-of-packet control symbol and the start of the embedded delimited control symbol shall be a non-negative integer multiple of 4.

When a Control Symbol 64 is embedded in a packet, the control symbol shall begin on a 8-byte boundary of the packet. That is, the number of packet bytes between the end of the start-of-packet control symbol and the start of the embedded control symbol shall be a non-negative integer multiple of 8. This requirement is automatically fulfilled by the codeword encoding defined in Section 5.5.

The manner and degree to which control symbol embedding is used on a link impacts both link and system performance. For example, embedding multicast-event control symbols allows their propagation delay and delay variation through switch processing elements to be minimized and is highly desirable for some multicast-event applications. Embedding packet acknowledgment control symbols reduces the delay in freeing packet buffers in the transmitting port which can increase packet throughput and reduce packet propagation delay in some situations, which can be desirable. On the other hand, embedding all packet acknowledgment control symbols rather than combining as many of them as possible with packet delimiter control symbols reduces the link bandwidth available for packet transmission and may be undesirable.

# **6.5.3.4 Timing Control Symbols**

Timing control symbols are related to communication of events and time within a system. Unlike other control symbols, timing control symbols can trigger activity on other links of a device.

### **6.5.3.4.1** Multicast-Event Control Symbols

Multicast-Event Control Symbols and Secondary Multicast Event Control Symbols provide a mechanism for notifying end points that system defined events have occurred. These events can be selectively multicast through the system. For the format of the multicast-event control symbols, see Section 3.5.6. Multicast-Event Control Symbols and Secondary Multicast Event Control Symbols are generically referred to as (S)MECS.

When a switch processing element receives an MECS, the switch shall forward the MECS by issuing an identical MECS on each port that is designated by the port's Port n Control CSRs "Multicast-event Participant" field as a Multicast-Event output port. When a switch processing element receives an SMECS, the switch shall forward the SMECS by issuing an identical SMECS on each port that is designated by the port's Port n SMECS Control CSR "Secondary Multicast-event Participant"

field as a Secondary Multicast-Event output port. A switch port shall never forward an (S)MECS back to the device from which it received the (S)MECS, regardless of whether the port is designated a (Secondary) Multicast-Event Participant output port or not.

It is intended that at any given time, MECS will be sourced by a single device and SMECS will be sourced by a different device; however, the source device of each can change (in case of failover, for example). In the event that two or more (S)MECS of the same type are received by a switch processing element close enough in time that more than one is present in the switch at the same time, at least one of the (S)MECS shall be forwarded. The others may be forwarded or discarded (device dependent). Multicast-Event Control Symbols and Secondary Multicast-Event Control Symbols shall not be combined with each other.

The system defined event whose occurrence Multicast-Event gives notice of has no required temporal characteristics. It may occur randomly, periodically, or anything in between. For instance, Multicast-Event may be used for a heartbeat function or for a clock synchronization function in a multiprocessor system.

In an application such as clock synchronization in a multiprocessor system, both the propagation time of the notification through the system and the variation in propagation time from Multicast-Event to Multicast-Event are of concern. For these reasons and the need to multicast, control symbols are used to convey Multicast-Events as control symbols have the highest priority for transmission on a link and can be embedded in packets.

While this specification places no limits on Multicast-Event forwarding delay or forwarding delay variation, switch functions should be designed to minimize these characteristics. In addition, switch functions shall include in their specifications the maximum value of Multicast-Event forwarding delay (the maximum value of Multicast-Event forwarding delay through the switch) and the maximum value of Multicast-Event forwarding delay variation (the maximum value of Multicast-Event forwarding delay through the switch minus the minimum value of Multicast-Event forwarding delay through the switch). The transmission delay of Multicast-Event control symbols can be increased dramatically by Skip ordered sequences, asymmetric transmit width change and retraining. The latency impact for asymmetric transmit width change can range in the 10's to 100's of usec, and retraining can range in the 10's of msec.

### 6.5.3.4.2 Loop-Timing Request

Support for transmission and reception of the Loop-Timing Request control symbol is optional. A processing element shall be capable of transmitting a Loop-Timing Request control symbol if the Timestamp Master Support bit of the Timestamp CAR is 1. A processing element shall be capable of receiving a Loop-Timing Request control symbol if the Timestamp Slave Support bit is 1 in the Timestamp CAR.

When a processing element transmits a Loop-Timing Request control symbol, the value of its Timestamp Generator shall be latched in the Port n Timestamp 0 MSW CSR and Port n Timestamp 0 LSW CSR. When a processing element receives a Loop-Timing Request control symbol, the processing element shall transmit a loop-response control symbol.

## **6.5.3.5** Time Synchronization Protocol

Support for time synchronization is optional. Time synchronization is the method of synchronizing the "sense of time" between RapidIO processing elements. The "sense of time" is embodied in a Time Stamp Generator (TSG) for each node.

A TSG consists of a single 64-bit nanosecond granularity counter. The timestamp generator is divided between two 32-bit registers:

- The Timestamp Generator LSW CSR register contains the least significant 32 bits of the TSG.
- The Timestamp Generator MSW CSR register contains the most significant 32 bits of the TSG.

A timestamp is a 64-bit value, consisting of the MSW register in the most significant bits and the LSW register in the least significant bits.

The TSG counter increments regularly using a multiple of the period of the clock that drives the TSG counter. The reference clock period chosen is implementation specific. For example, assume that the TSG counter is driven by a 312.5 MHz clock with a period of 3.2 nanoseconds. The TSG counter could increment by 16, every 16 nanoseconds. It is also valid for the counter to increment in the following pattern over a period of 16 nanoseconds: 3, 3, 3, 4.

Synchronization of TSGs is supported with varying degrees of accuracy. For example:

- Synchronization of TSGs with microseconds of accuracy is required. TSGs are synchronized between link partners using specific control symbols. TSGs advance at the same frequency, +/- 100 PPM.
- Synchronization of TSGs within less than a microsecond is required. TSGs are synchronized between link partners using specific control symbols. The difference in frequency between link partners is calibrated and compensated for. Timestamp Generator master devices regularly update Timestamp Generator Slave devices.
- Synchronization of TSGs within 100 nanoseconds or less is required. All TSGs use the same clock frequency to control the rate at which time advances. The delay between link partners is calibrated using control symbols to ensure maximum accuracy. TSGs are synchronized between link partners regularly, adjusting for the delay between link partners.

The following sections discuss mechanisms that implement the above synchronization. These mechanisms may use either maintenance reads/writes or control symbols.

Table 6-2 summarizes the control symbol support required to implement the timestamp synchronization protocol based on the values of the Timestamp CAR fields. Note that for devices that can be both a TSG Master and Slave, Slave control symbol support is required in TSG Slave mode, and Master control symbol support is required when in TSG Master mode, where the TSG mode is determined by the Port Operating Mode field of the Port n Timestamp Generator Synchronization CSR.

| Control Symbol      | Timestamp Master/<br>Slave Supported<br>Both = 0 | Timestamp Slave<br>Supported = 1 | Timestamp Master<br>Supported = 1 |
|---------------------|--------------------------------------------------|----------------------------------|-----------------------------------|
| Loop-Timing Request | None                                             | Receive                          | Transmit                          |
| Loop-Response       | None                                             | Transmit                         | Receive                           |
| Timestamp Sequence  | None                                             | Receive                          | Transmit                          |

Table 6-2. Control Symbol Support for TSG Master and Slave Devices

#### 6.5.3.5.1 Setting and Reading a Timestamp Generator

To set the TSG registers using Maintenance Writes, first write the TSG LSW register and then write the TSG MSW register. Software may elect to delay updating the TSG when the TSG LSW register is close to rolling over to avoid incrementing the TSG MSW register.

To read the TSG registers using Maintenance Reads, first read the TSG MSW register, then the TSG LSW register, and then the TSG MSW register again. If the value of the TSG MSW register has not changed, then the timestamp value has been read successfully. If the value of the MSW register has changed, the TSG LSW register shall be read again to compose an accurate timestamp.

Devices can support 8-byte register reads and writes, which allow the MSW and LSW registers to be read and updated simultaneously.

The TSG of a link partner can also be set using sequences of Timestamp control symbols. Support for transmission and reception of a sequence of timestamp control symbols is optional. A processing element shall support transmitting a sequence of timestamp control symbols when the Timestamp Master Supported bit of the Timestamp CAR is 1. A processing element shall support receiving a sequence of timestamp control symbols when the Timestamp Slave Supported bit of the Timestamp CAR is 1.

When links are operating with Control Symbol 24, a sequence of 8 Control Symbol 24 timestamp control symbols is sent to set the link partner's timestamp generator value. Each Control Symbol 24 timestamp control symbol in the sequence contains

two flags and eight bits of the 64-bit timestamp generator value, as shown in Table 6-3.

Table 6-3. Sequence and Format of Control Symbol 24 Timestamp Control Symbols

| Control Symbol<br>Sequence | Parameter 0 Bit 0<br>"Start Flag" | Parameter 0 Bit 1<br>"End Flag" | Parameter 0<br>Bits 2-4 | Parameter 1<br>Bits 0-4 |
|----------------------------|-----------------------------------|---------------------------------|-------------------------|-------------------------|
| 0                          | 1                                 | 0                               | Timestamp [0:2]         | Timestamp[3:7]          |
| 1                          | 0                                 | 0                               | Timestamp [8:10]        | Timestamp[11:15]        |
| 2                          | 0                                 | 0                               | Timestamp [16:18]       | Timestamp[19:23]        |
| 3                          | 0                                 | 0                               | Timestamp [24:26]       | Timestamp[27:31]        |
| 4                          | 0                                 | 0                               | Timestamp [32:34]       | Timestamp[35:39]        |
| 5                          | 0                                 | 0                               | Timestamp [40:42]       | Timestamp[43:47]        |
| 6                          | 0                                 | 0                               | Timestamp [48:50]       | Timestamp[51:55]        |
| 7                          | 0                                 | 1                               | Timestamp [56:58]       | Timestamp[59:63]        |

When links are operating with Control Symbol 48, a sequence of 8 Control Symbol 48 timestamp control symbols is sent to set the link partner's timestamp generator value. The format and contents of each Control Symbol 48 timestamp control symbol in the timestamp sequence is defined in Table 6-4.

Table 6-4. Sequence and Format of Control Symbol 48 Timestamp Control Symbols

| Control Symbol<br>Sequence | Parameter 0<br>Bit 0 | Parameter 0<br>Bit 1<br>"Start Flag" | Parameter 0<br>Bit 2<br>"End Flag" | Parameter 0<br>Bits 3-5 | Parameter 1<br>Bit 0 | Parameter 1<br>Bits 1-5 |
|----------------------------|----------------------|--------------------------------------|------------------------------------|-------------------------|----------------------|-------------------------|
| 0                          | 0b0                  | 1                                    | 0                                  | Timestamp [0:2]         | 0b0                  | Timestamp[3:7]          |
| 1                          | 0b0                  | 0                                    | 0                                  | Timestamp [8:10]        | 0b0                  | Timestamp[11:15]        |
| 2                          | 0b0                  | 0                                    | 0                                  | Timestamp [16:18]       | 0b0                  | Timestamp[19:23]        |
| 3                          | 0b0                  | 0                                    | 0                                  | Timestamp [24:26]       | 0b0                  | Timestamp[27:31]        |
| 4                          | 0b0                  | 0                                    | 0                                  | Timestamp [32:34]       | 0b0                  | Timestamp[35:39]        |
| 5                          | 0b0                  | 0                                    | 0                                  | Timestamp [40:42]       | 0b0                  | Timestamp[43:47]        |
| 6                          | 0b0                  | 0                                    | 0                                  | Timestamp [48:50]       | 0b0                  | Timestamp[51:55]        |
| 7                          | 0b0                  | 0                                    | 1                                  | Timestamp [56:58]       | 0b0                  | Timestamp[59:63]        |

When links are operating with Control Symbol 64, a sequence of 4 Control Symbol 64 timestamp control symbols is sent to set the link partner's timestamp generator value. A sequence number is used to ensure the integrity of the Timestamp control symbol sequence. The format and contents of each Control Symbol 64 timestamp control symbol in the timestamp sequence is defined in Table 6-5.

Table 6-5. Sequence and Format of Control Symbol 64 Timestamp Control Symbols

| Control Symbol<br>Sequence | Parameter 0<br>Bits 0-2 | Parameter 0<br>Bits 3-4 | Parameter 0<br>Bits 5-7 | Parameter 0<br>Bits 8-11 | Parameter 1<br>Bits 0-11 |
|----------------------------|-------------------------|-------------------------|-------------------------|--------------------------|--------------------------|
| 0                          | Reserved                | 0b00                    | Reserved                | Timestamp [0:3]          | Timestamp[4:15]          |
| 1                          | Reserved                | 0b01                    | Reserved                | Timestamp [16:19]        | Timestamp[20-31]         |
| 2                          | Reserved                | 0b10                    | Reserved                | Timestamp [32:35]        | Timestamp[36:47]         |
| 3                          | Reserved                | 0b11                    | Reserved                | Timestamp [48:51]        | Timestamp[52:63]         |

The timestamp value in the sequence of Timestamp control symbols shall be sent as if all 64 bits were captured when the first Timestamp control symbol was formulated. The timestamp value sent may have a nanoseconds offset added to it before transmission to account for transmission delay. The offset is a programmable value found in the Port n Timestamp Offset CSRs.

A sequence of Timestamp control symbols shall not be interrupted by any other control symbols or an IDLE sequence.

If all the Timestamp control symbols in a sequence are not received correctly, without interruption, the receiver's TSG shall not be updated.

The receiver can adjust the timestamp value, if necessary, to reflect transmission delay due to control symbol alignment and/or the time required to receive the full sequence of Timestamp control symbols.

A timestamp generator shall immediately change its value to 0 when programmed to do so. A timestamp generator shall immediately change its value when programmed to a value larger than the current TSG value.

When either control symbols or maintenance packets are used to change a TSG to a value that is less than the current TSG value, the TSG value shall be held constant for the difference in time between the current TSG value and the time that was programmed. This has the effect of halting time until the new time value is reached. Implementations shall allow the current time value to be held constant for a period of 65535 nanoseconds. Setting a timestamp value more than 65535 nanoseconds in the past results in implementation specific behavior.

#### 6.5.3.5.2 Calibrating Transmission Delay

The procedure for calibrating the transmission delay between the Master and Slave is shown in the Figure 6-2 message sequence chart.

Send Loop-Timing Request

Loop-Timing Request

Delay

Process Loop-Response
Compute Loop Delay
Set Timestamp Offset

Send Timestamp
Control Symbols

Figure 6-2. Time Synchronization with Synchronous Link Partners

The steps are defined as follows:

- 1. Send Loop-Timing Request: The TSG Master sends a Loop-Timing Request control symbol to the TSG Slave by writing 0x00000003 to the Port n Timestamp Synchronization Command CSR. This latches the current TSG Master TSG value in the Port n Timestamp 0 MSW CSR and Port n Timestamp 0 LSW CSR.
- 2. Process Loop-Response: The TSG Master receives a Loop-response, which contains the Delay amount in the TSG Slave, for the Loop-Timing Request control symbol. This also causes the current TSG Master TSG value to be latched in the Port n Timestamp 1 MSW CSR and Port n Timestamp 1 LSW CSR.
- 3. Compute Loop Delay: The TSG Master computes the loop timing delay as described at the end of this section.
- 4. Set Timestamp Offset: The TSG Master programs its Port n Timestamp Offset register value to the Loop Delay computed in Step 3.
- 5. Set Slave TSG: The TSG Master sets the TSG Slaves Timestamp Generator value by writing 0x00000010 to the Port n Timestamp Synchronization Command CSR.

A loop-response for a loop-timing request must be received within the link response timeout period. If the loop-response is not received within the timeout period, then the loop-timing request shall be treated as completed. A loop-timing request shall not be retransmitted in the event of a timeout.

Computing loop delay is complicated by the need to account for transmit and receive asymmetries in the transmitter and receiver of the TSG Slave and TSG Master. These asymmetries are displayed in Figure 6-3.



Figure 6-3. Asymmetry Computation

The following computation uses the notation "(Condition)?Val1:Val2" to describe a function that returns "Val1" if "Condition" is true, and "Val2" if "Condition" is false.

The term "Master Tx Asymmetry" below is computed using fields in the TSG Master's Port n Timestamp Generator Synchronization CSRs fields.

The term "Slave Rx Asymmetry" below is computed using fields in the TSG Slave's Port n Timestamp Generator Synchronization CSRs fields.

Total Delay = Timestamp 1 - Timestamp 0 - Delay

Master Tx Asymmetry = (Asymmetry / 2) \* ((Tx Has Lower Latency = 1)?-1:1)

Slave Rx Asymmetry = (Asymmetry / 2) \* ((Tx Has Lower Latency = 1)?1:-1);

Transmission Delay = (Total Delay / 2) + Master Tx Asymmetry + Slave Rx Asymmetry

Note that it is not possible for the TSG Master to measure the actual transmission delay. The transmission delay computed is still inaccurate by half the difference between Tx Line Delay and Rx Line Delay. Solutions that require highly accurate TSG synchronization can minimize asymmetry between Tx Line Delay and Rx Line Delay through physical design constraints.

When links are operating with Control Symbol 24 or Control Symbol 48, a loop-response shall consist of a single Timestamp control symbol transmitted in response to a loop-timing request (Section 3.5.6.3). For Control Symbol 24 and Control Symbol 48 formats, the Timestamp carries a single Delay value that represents the number of nanoseconds between the time the loop-timing request was received by the link partner, and the time the loop-response was generated. The Delay field is 12 bits for Control Symbol 48 and Control Symbol 64, but for Control Symbol 24 a 10 bit delay field is sufficient to address the delay value. A Delay value of all 1s (0x3FF for Control Symbol 24, 0xFFF for Control Symbol 48 and Control Symbol 64) indicates that the amount of delay is too large to be encoded.

When links are operating with Control Symbol 64, a loop-response shall consist of a single Control Symbol 64 Loop-Response control symbol format defined in Section 3.4.8.

When a loop-response is received while a loop-timing request is outstanding, the current value of the Timestamp Generator shall be captured in the Port n Timestamp 1 MSW CSRs and Port n Timestamp 1 LSW CSRs, and the delay value of the loop-response control symbol shall be captured in the Port n Timestamp Synchronization Status CSRs.

A processing element shall support receiving a loop-response when the Timestamp Master Supported bit of the Timestamp CAR is 1. A processing element shall support transmitting a loop-response when the Timestamp Slave Supported bit of the Timestamp CAR is 1.

# **6.5.3.5.3** Regular Timestamp Generator Re-synchronization

It may be necessary to regularly update TSG values throughout the RapidIO fabric; for example, when endpoints in the system do not support Common Frequency. Two methods of automatic re-synchronization are possible:

- If a device supports both a TSG Slave port that receives timestamp updates, and TSG Master ports that transmit timestamp updates, it is easiest to automatically update the TSG Master ports link partners whenever the TSG Slave port is updated.
- If a device is the TSG Master for the entire system, the device can be configured to regularly update its link partner's sense of time.

A TSG Master port can be configured to update its link partner whenever the TSG is updated by setting the "Auto-update Link Partner Timestamp Generators" field to 1 in the Port n Timestamp Generator Synchronization CSRs.

A TSG Master port can be configured to periodically update its link partner. The period is programmed by setting the Update Period field of the Port n Auto Update Counter CSRs. Periodic updates are enabled by setting the Update Period field to a non-zero value in the Port n Auto Update Counter CSRs.

The rate of timestamp updates is controlled by the Port n Auto Update Counter CSRs. Timestamp updates must be sent at a rate which bounds the absolute time difference between the master timestamp generator and the slave timestamp generator. For example, assume the system requires the timestamp generators to be synchronized within 100 nanoseconds of each other, and the reference clocks for the timestamp generators can differ by 200 PPM. A frequency difference of 200 PPM will create a difference of 100 nanoseconds within 500 microseconds. Therefore, the Port n Auto Update Counter CSRs may be programmed to a value of 488 (500,000 nsec/1024 nanoseconds) to ensure timestamp updates are sent at the minimum rate required for timestamp generator synchronization.

Transmission errors may corrupt a timestamp update. Timestamp updates should be sent faster than the minimum rate to ensure that the slave timestamp generator will meet system requirements when a bit error corrupts a timestamp update. The actual rate of timestamp updates depends upon the bit error rate of the system and the systems tolerance to failure.

Extending the previous example, assume the timestamp updates are sent using a 4x IDLE3 link with a bit error rate of 10<sup>-12</sup>. If the Port n Auto Update Counter CSRs is programmed to 162 (triple the minimum rate) and three consecutive timestamp updates are corrupted, the slave timestamp generator could have drifted more than 100 nanoseconds from the master timestamp generator. Conservatively assuming each timestamp update requires 335 bits, corruption of three consecutive timestamp updates will happen approximately once every 20 million years. The details of these computations are found in a spreadsheet available to RapidIO.org members.

Note that the slave timestamp generator is resynchronized by the next timestamp update. At that time, the slave timestamp generator could have drifted from the master by up to 133 nanoseconds.

## 6.5.3.5.4 Timestamp Generator Synchronization Control Symbol Jitter

The accuracy of TSG synchronization depends on the consistency with which frequency differences and loop delay can be measured. To ensure maximum accuracy, the following points should be considered with respect to TSG Slave and TSG Master support.

The point in the design where "Loop-Timing Request", "Loop-Response for Loop-Timing Request", and "Timestamp" control symbols are generated should have identical latency with respect to the Timestamp Generator from the time the control symbol is formulated to the time the control symbol is transmitted.

The point in the design where "Loop-Timing Request", "Loop-Response for Loop-Timing Request", and "Timestamp" control symbols are processed should have identical latency with respect to the Timestamp Generator from the time the control symbol is received by the SerDes to the time the control symbol is processed.

These two points ensure that measurements can be applied consistently to frequency offset calculations and loop delay calculations.

## **6.5.3.6 MECS Time Synchronization Protocol**

The MECS Time Synchronization Protocol is a low cost mechanism for implementing time synchronization within a system. The MECS Time Synchronization Protocol makes the following simplifying assumptions regarding system operation:

- It is possible to know, or ignore, the latency of propagating (S)MECS from a source to every endpoint that must know time in the system.
- (S)MECS can be sent periodically to update time on all endpoints. The amount of time between successive (S)MECS transmissions is known as the "tick interval".
- The starting value for a timestamp generator can be set using maintenance write packets with a request transmit-until-receive latency that is less than the "tick interval".

Typically, these assumptions are only valid in systems with either static or well known configurations.

MECS Time Synchronization Protocol assumes that there is at least one source of MECS within the system, known as the "MECS Master". A source of SMECS may also exist, known as the "SMECS Master". Nodes that update their time based on received MECS/SMECS are known as "MECS Slaves". The MECS and SMECS Masters are responsible for periodically transmitting MECS/SMECS that will be distributed through the RapidIO fabric to all of the MECS Slaves.

## 6.5.3.6.1 (S)MECS Master Operation

The MECS and SMECS Masters may be endpoints or switches. The (S)MECS Masters generate (S)MECS periodically, through mechanisms defined within the standard or by some other means.

The (S)MECS Master registers are programmed as follows to periodically transmit (S)MECS:

- The Timestamp Generator MSW CSR and Timestamp Generator LSW CSR are written with the current time. The Timestamp Generator begins incrementing.
- The MECS Next Timestamp MSW CSR and MECS Next Timestamp LSW CSR are written with the time of the first MECS transmission.

• The MECS Tick Interval CSR is written with the period for transmitting MECS. This register must be written before the Timestamp Generator timestamp value exceeds the MECS Next Timestamp timestamp value. Note that the MECS Time Synchronization Role bit shall be set to 1 on the MECS Master. If the device supports SMECS, the SMECS selection field shall be set appropriately.

The value chosen for the MECS Tick Interval CSR should be an exact multiple of the clock period for the Timestamp Generator in order to minimize transmission jitter. The "tick interval" should also be an exact multiple of the clock periods of each of the MECS Slaves.

The MECS Master compares the Timestamp Generator timestamp value with the MECS Next Timestamp timestamp value. If the Timestamp Generator timestamp value is equal to or greater than the MECS Next Timestamp value, the MECS Master shall:

- Transmit an (S)MECS
- Increment the (S)MECS Next Timestamp timestamp value by the value of the MECS Tick Interval CSR Tick Interval field.

Devices that support MECS Master operation shall be capable of transmitting MECS. Devices that support SMECS Master operation shall be capable of transmitting SMECS.

It is strongly encouraged to minimize (S)MECS transmission jitter in (S)MECS Master devices.

## 6.5.3.6.2 MECS Slave Operation

To begin tracking time on an MECS Slave, the MECS Slave registers are programmed as follows:

- The Timestamp Generator MSW CSR and Timestamp Generator LSW CSR are cleared to 0.
- The MECS Next Timestamp MSW CSR and MECS Next Timestamp LSW CSR are programmed with the timestamp value that shall be set when the next MECS is received by the MECS Slave.
- The MECS Tick Interval CSR is programmed with the "tick interval" value.
   Note that the MECS Time Synchronization Role bit shall be cleared to 0 on the MECS Slave. If the device supports SMECS, the SMECS selection field shall be set appropriately. This register must be written before the first MECS is received.

Once the registers have been programmed, reception of an MECS shall cause the following two actions to be performed by an MECS Slave:

The timestamp value contained in the MECS Next Timestamp MSW CSR and MECS Next Timestamp LSW CSR is used to update the Timestamp Generator

MSW CSR and Timestamp Generator LSW CSR. The rules for updating time described in section 6.5.3.5.1, "Setting and Reading a Timestamp Generator" shall be followed to prevent time from going backwards.

The tick interval found in the MECS Tick Interval CSR shall be added to the timestamp value found in the MECS Next Timestamp MSW CSR and MECS Next Timestamp LSW CSR, and written to the MECS Next Timestamp MSW CSR and MECS Next Timestamp LSW CSR.

Just as with the timestamp update protocol defined in 6.5.3.5.3, "Regular Timestamp Generator Re-synchronization", control symbols may be corrupted due to transmission errors. The implication is that an MECS may be lost, and MECS Slave time will be out of sync with the MECS Master to a degree that exceeds system specifications. For this reason, MECS Slave implementations may need to detect that an MECS has been lost. The mechanisms for detecting and correcting MECS loss are implementation specific and outside the scope of this specification.

Devices that support MECS Time Synchronization MECS Slave operation shall support reception of Multicast Event Control Symbols. It is strongly encouraged to minimize MECS reception jitter.

MECS routing in a system is controlled by the Port n Control CSRs "Multicast-Event Participant" bit field. MECS must be configured using a tree topology to avoid reception of multiple copies of the same original MECS.

SMECS propagation is controlled by a similar bit, with similar toplogy requirements, defined in the Port n SMECS Control CSR.

Note that Annex G, "MECS Time Synchronization (Informative)" discusses operational and implementation aspects of (S)MECS time synchronization.

# 6.6 Packets

# **6.6.1 Packet Delimiting**

LP-Serial packets are delimited for transmission by control symbols. Since packet length is variable, both start-of-packet and end-of-packet delimiters are required. The start-of-packet delimiter immediately precedes the first character of the packet or an embedded delimited control symbol. With the exception stated in Section 6.6.1.2, the control symbol marking the end of a packet (packet termination) immediately follows the last character of the packet or the end of an embedded delimited control symbol.

The following control symbols are used to delimit packets.

- Start-of-packet
- End-of-packet
- Stomp

- Restart-from-retry
- Any link-request

#### 6.6.1.1 Packet Start

The beginning of a packet (packet start) shall be marked by a start-of-packet control symbol.

#### 6.6.1.2 Packet Termination

A packet shall be terminated in one of the following ways:

- The end of a packet is marked with an end-of-packet control symbol.
- The end of a packet is marked with a start-of-packet control symbol that also marks the beginning of a new packet.
- The packet is canceled by a restart-from-retry or stomp control symbol.
- The packet is canceled by any link-request control symbol. The cancellation of a packet by a link-request control symbol is subject to the requirement of Section 4.8.2 that every link-request control symbol transmitted on a link operating with IDLE2 be immediately preceded by a SYNC sequence, or subject to the requirements of Section 5.5.4.2 that every link-request control symbol transmitted on a link operating with IDLE3 be immediately preceded by a Seed ordered sequence.

If a link-request control symbol terminates a packet on a link that is operating with IDLE2, the SYNC sequence is required to precede the link-request control symbol. The SYNC sequence does not terminate the packet. If a link-request control symbol terminates a packet on a link that is operating with IDLE3, the Seed ordered sequence is required to precede the link-request control symbol. The Seed ordered sequence does not terminate the packet. The rules for marking the link-request control symbol as packet delimiting do not change. If the link-request control symbol is canceling a possibly truncated packet and the link is operating in 1x mode, the first character of the SYNC sequence shall immediately follow the last character of the canceled packet or of an embedded control symbol. If the link is operating in Nx Mode, the rules for Nx striping and padding shall be followed as stated in Section 4.10 for links operating with IDLE1 or IDLE2, or as stated in Section 5.13 for links operating with IDLE3.

# 6.6.2 Acknowledgment Identifier

Each packet requires an identifier to uniquely identify its acknowledgment control symbol. This identifier, the ackID, is 5 bits long when using Control Symbol 24, 6 bits when using Control Symbol 48, and 12 bits when using Control Symbol 64. This allows up to 2<sup>N</sup> outstanding unacknowledged request and/or response packets where N is the number of bits in the ackID field. To eliminate the ambiguity

between 0 and 2<sup>N</sup> outstanding packets, a maximum of 2<sup>N</sup>-1 outstanding unacknowledged packets shall be allowed at any one time.

The value of ackID assigned to the first packet transmitted after a reset shall be 0. The values of ackID assigned to subsequent packets shall be in increasing numerical order, wrapping back to 0 on overflow. The ackID assigned to a packet indicates the order of the packet transmission and is independent of the virtual channel assignment of the packet.

The acknowledgment control symbols are defined in Chapter 3, "Control Symbols". When acknowledgement control symbols are received containing VC specific information (e.g., buf\_status), the transmitter side of the port must reassociate that information with the correct VC based on the returned ackID.

Devices that support Control Symbol 64 shall support configuration values whereby Packet Accepted controls symbols sent and/or received acknowledge multiple packets. The configuration shall be controlled by the Port n Latency Optimization CSRs. When transmitting control symbols, devices operating with Control Symbol 24 or Control Symbol 48 shall support a default configuration in which they send one Packet Accepted control symbol for each received packet. Devices operating with Control Symbol 24 or Control Symbol 48 may optionally support a configuration in which they may transmit one Packet Accepted control symbol for multiple received packets. Devices operating with Control Symbol 64 may transmit one Packet Accepted control symbol for multiple received packets.

Devices operating with Control Symbol 24 or Control Symbol 48 may optionally support reception of Packet Accepted control symbols which acknowledge all outstanding packets up to and including the packet ackID. Devices operating with Control Symbol 64 shall support reception of Packet Accepted control symbols which acknowledge all outstanding packets up to and including the packet ackID. It shall be possible to configure devices operating with Control Symbol 64 to transmit a Packet Accepted control symbol for each received packet.

# **6.6.3 Packet Priority and Transaction Request Flows**

Within VC0 each packet has a priority that is assigned by the end point processing element that is the source of (initiates) the packet. Packet priority is defined as a four bit value, with the VC bit as the most significant, the prio field as the middle bits, and the CRF bit as the least significant bit. Endpoints that do not support the CRF bit treat it as reserved, setting it to logic 0 on transmit and ignoring it on receive. Endpoints that do not support the VC bit shall treat it as reserved, setting it to logic 0 on transmit and ignoring it on receive.

Packet priority is used in RapidIO for several purposes which include transaction ordering and deadlock prevention.

The prio field defined in the physical layer header has four possible values: 0, 1, 2, or 3. Packet priority increases with the prio field value with a prio field value of 0 being the lowest and 3 being the highest.

The critical request flow indication is carried in the CRF bit of the physical layer header. It allows a flow to be designated as a critical or preferred flow with respect to other flows with the same prio field value. Support for critical request flows is strongly encouraged.

The VC bit, when used in VC0, doubles the number of physical level priorities. VC bit support for VC0 is strongly encouraged.

When a transaction is encapsulated in a packet for transmission, the transaction request flow indicator (flowID) of the transaction is mapped into the prio field (and optionally the CRF and/or VC bits) of the packet. If the CRF bit is not supported, transaction request flows A and B are mapped to priorities 0 and 1 respectively and transaction request flows C and above are mapped to priority 2 as specified in Table below.

Table 6-6. VC0 Transaction Request Flow to Priority Mapping, No VC or CRF

| Flow        | System Priority | Request Packet<br>Prio Field | Response Packet<br>Prio Field |
|-------------|-----------------|------------------------------|-------------------------------|
| C or higher | Highest         | 2                            | 3                             |
| В           | Next            | 1                            | 2 or 3                        |
| A           | Lowest          | 0                            | 1, 2, or 3                    |

If the CRF bit is supported and the VC bit is not supported, the transaction request flows are mapped similarly as specified in Table 6-7.

Table 6-7. VC0 Transaction Request Flow to Priority and Critical Request Flow Mapping, No VC Bit Priority Support

| Flow        | System Priority      | Request Packet<br>CRF Bit | Request Packet<br>Prio Field | Response Packet<br>CRF Bit | Response Packet<br>Prio Field |
|-------------|----------------------|---------------------------|------------------------------|----------------------------|-------------------------------|
| F or higher | Highest              | 1                         | 2                            | 1                          | 3                             |
| Е           | Higher than A, B, C, | 0                         | 2                            | 0                          | 3                             |
| D           | Higher than A, B, C  | 1                         | 1                            | 1                          | 2 or 3                        |
| С           | Higher than A, B     | 0                         | 1                            | 0                          | 2 or 3                        |
| В           | Higher than A        | 1                         | 0                            | 1                          | 1, 2, or 3                    |
| A           | Lowest               | 0                         | 0                            | 0                          | 1, 2, or 3                    |

If the VC bit is supported and the CRF bit is not supported, the transaction request flows are mapped as specified in Table 6-8.

Flow  $H_{VC}$  may be used by requests which do not require responses. Flow  $H_{VC}$  may also be used for responses to requests from lower priority flows. Flow  $H_{VC}$  shall not be used for requests which require responses.

Table 6-8. VC0 Transaction Request Flow to Prio and VC, no CRF Support

| Flow            | System Priority                                                                                                       | Request Packet<br>VC Bit | Request Packet<br>Prio Field | Response Packet<br>VC Bit | Response Packet<br>Prio Field |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|---------------------------|-------------------------------|
| H <sub>VC</sub> | Highest                                                                                                               | 1                        | 3                            | N/A                       | N/A                           |
| G <sub>VC</sub> | Higher than A <sub>VC</sub> , B <sub>VC</sub> , C <sub>VC</sub> , D <sub>VC</sub> , E <sub>VC</sub> , F <sub>VC</sub> | 1                        | 2                            | 1                         | 3                             |
| F <sub>VC</sub> | Higher than A <sub>VC</sub> ,<br>B <sub>VC</sub> , C <sub>VC</sub> , D <sub>VC</sub> , E <sub>VC</sub>                | 1                        | 1                            | 1                         | 2, 3                          |
| E <sub>VC</sub> | Higher than A <sub>VC</sub> , B <sub>VC</sub> , C <sub>VC</sub> , D <sub>VC</sub>                                     | 1                        | 0                            | 1                         | 1, 2, 3                       |
| $D_{VC}$        | Higher than $A_{VC}$ , $B_{VC}$ , $C_{VC}$                                                                            | 0                        | 3                            | 1                         | 0, 1, 2 or 3                  |
| C <sub>VC</sub> | Higher than $A_{VC}$ , $B_{VC}$                                                                                       | 0                        | 2                            | 0<br>1                    | 3<br>0, 1, 2, or 3            |
| B <sub>VC</sub> | Higher than A <sub>VC</sub>                                                                                           | 0                        | 1                            | 0<br>1                    | 2, or 3<br>0, 1, 2, or 3      |
| A <sub>VC</sub> | Lowest                                                                                                                | 0                        | 0                            | 0<br>1                    | 1, 2, or 3<br>0, 1, 2, or 3   |

If both the VC bit and the CRF bit are supported, the transaction request flows are mapped as specified in Table 6-9.

Flow  $H_{VC}$  and  $H_{CVC}$  may be used by requests which do not require responses. Flow  $H_{VC}$  and  $H_{CVC}$  may also be used for responses to requests from lower priority flows. Flow  $H_{VC}$  and  $H_{CVC}$  shall not be used for requests which require responses.

Note that for brevity, Table 6-9 uses the notation " $X_{ANY}$ " to identify flows  $X_{VC}$  and  $X_{CVC}$ .

Table 6-9. VC0 Transaction Request Flow to VC, Priority and CRF

| Flow             | System Priority                                                                                                                                                                                                        | Request<br>Packet<br>VC Bit | Request<br>Packet<br>Prio Field | Request<br>Packet<br>CRF Bit | Response<br>Packet<br>VC Bit | Response<br>Packet<br>Prio Field | Response<br>Packet<br>CRF Bit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|------------------------------|------------------------------|----------------------------------|-------------------------------|
| H <sub>CVC</sub> | Highest                                                                                                                                                                                                                | 1                           | 3                               | 1                            | N/A                          | N/A                              | N/A                           |
| H <sub>VC</sub>  | Highest Except H <sub>CVC</sub>                                                                                                                                                                                        | 1                           | 3                               | 0                            | N/A                          | N/A                              | N/A                           |
| $G_{ m CVC}$     | $\begin{aligned} & \text{Higher than A}_{\text{ANY}}, \\ & \text{B}_{\text{ANY}}, \text{C}_{\text{ANY}}, \text{D}_{\text{ANY}}, \\ & \text{E}_{\text{ANY}}, \text{F}_{\text{ANY}}, \text{G}_{\text{VC}} \end{aligned}$ | 1                           | 2                               | 1                            | 1                            | 3                                | 1                             |
| G <sub>VC</sub>  | $\begin{array}{c} \text{Higher than A}_{\text{ANY}}, \\ \text{B}_{\text{ANY}}, \text{C}_{\text{ANY}}, \text{D}_{\text{ANY}}, \\ \text{E}_{\text{ANY}}, \text{F}_{\text{ANY}} \end{array}$                              | 1                           | 2                               | 0                            | 1                            | 3                                | 0                             |

| Flow             | System Priority                                                                                                                                                                          | Request<br>Packet<br>VC Bit | Request<br>Packet<br>Prio Field | Request<br>Packet<br>CRF Bit | Response<br>Packet<br>VC Bit | Response<br>Packet<br>Prio Field | Response<br>Packet<br>CRF Bit |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|------------------------------|------------------------------|----------------------------------|-------------------------------|
| F <sub>CVC</sub> | $\begin{array}{c} \text{Higher than A}_{\text{ANY}}, \\ \text{B}_{\text{ANY}}, \text{C}_{\text{ANY}}, \text{D}_{\text{ANY}}, \\ \text{E}_{\text{ANY}}, \text{F}_{\text{VC}} \end{array}$ | 1                           | 1                               | 1                            | 1                            | 2, 3                             | 1                             |
| F <sub>VC</sub>  | $\begin{array}{c} \text{Higher than A}_{\text{ANY}}, \\ \text{B}_{\text{ANY}}, \text{C}_{\text{ANY}}, \text{D}_{\text{ANY}}, \\ \text{E}_{\text{ANY}} \end{array}$                       | 1                           | 1                               | 0                            | 1                            | 2, 3                             | 0                             |
| E <sub>CVC</sub> | $\begin{array}{c} \text{Higher than A}_{\text{ANY}}, \\ \text{B}_{\text{ANY}}, \text{C}_{\text{ANY}}, \text{D}_{\text{ANY}}, \\ \text{E}_{\text{VC}} \end{array}$                        | 1                           | 0                               | 1                            | 1                            | 1, 2, 3                          | 1                             |
| E <sub>VC</sub>  | Higher than A <sub>ANY</sub> , B <sub>ANY</sub> , C <sub>ANY</sub> , D <sub>ANY</sub>                                                                                                    | 1                           | 0                               | 0                            | 1                            | 1, 2, 3                          | 0                             |
| D <sub>CVC</sub> | Higher than A <sub>ANY</sub> , B <sub>ANY</sub> , C <sub>ANY</sub> , D <sub>VC</sub>                                                                                                     | 0                           | 3                               | 1                            | 1                            | 0, 1, 2 or 3                     | 1                             |
| D <sub>VC</sub>  | Higher than A <sub>ANY</sub> , B <sub>ANY</sub> , C <sub>ANY</sub>                                                                                                                       | 0                           | 3                               | 0                            | 1                            | 0, 1, 2 or 3                     | 0                             |
| C <sub>CVC</sub> | Higher than A <sub>ANY</sub> , B <sub>ANY</sub> , C <sub>VC</sub>                                                                                                                        | 0                           | 2                               | 1                            | 0<br>1                       | 3<br>0, 1, 2, or 3               | 1                             |
| $C_{VC}$         | Higher than A <sub>ANY</sub> , B <sub>ANY</sub>                                                                                                                                          | 0                           | 2                               | 0                            | 0<br>1                       | 3<br>0, 1, 2, or 3               | 0                             |
| B <sub>CVC</sub> | Higher than A <sub>ANY</sub> , B <sub>VC</sub>                                                                                                                                           | 0                           | 1                               | 1                            | 0<br>1                       | 2, or 3<br>0, 1, 2, or 3         | 1                             |
| B <sub>VC</sub>  | Higher than A <sub>ANY</sub>                                                                                                                                                             | 0                           | 1                               | 0                            | 0<br>1                       | 2, or 3<br>0, 1, 2, or 3         | 0                             |
| A <sub>CVC</sub> | Higher than A <sub>VC</sub>                                                                                                                                                              | 0                           | 0                               | 1                            | 0<br>1                       | 1, 2, or 3<br>0, 1, 2, or 3      | 1                             |
| A <sub>VC</sub>  | Lowest                                                                                                                                                                                   | 0                           | 0                               | 0                            | 0<br>1                       | 1, 2, or 3<br>0, 1, 2, or 3      | 0                             |

The mapping of transaction request flows allows a RapidIO transport fabric to maintain transaction request flow ordering without the fabric having any knowledge of transaction types or their interdependencies. This allows a RapidIO fabric to be forward compatible as the types and functions of transactions evolve. A fabric can maintain transaction request flow ordering by simply maintaining the order of packets with the same VC, priority and critical request flow for each path through the fabric and can maintain transaction request flow priority by never allowing a lower priority packet to pass a higher priority packet taking the same path through the fabric. In the case of congestion or some other restriction, a set CRF bit indicates that a flow of a priority can pass a flow of the same priority without the CRF bit set.

For VC0, flows identified as A - F (or higher) are synonymous with 0A - 0F, etc. Flows for VCs 1-8 (A and higher) are identified as 1A, 2A,...8A. All traffic in flows 1A-8A are transaction requests which do not require a response. Transaction requests that require responses, and their corresponding responses, must use VC0 with the appropriate priority.

| Table 6-10. Flow IDs for VCs | Table | 6-10 | Flow | IDs for | VCc |
|------------------------------|-------|------|------|---------|-----|
|------------------------------|-------|------|------|---------|-----|

| <b>Transaction Request Flow</b> | VC  | Transaction Request Flow | VC  |
|---------------------------------|-----|--------------------------|-----|
| 1A and higher                   | VC1 | 5A and higher            | VC5 |
| 2A and higher                   | VC2 | 6A and higher            | VC6 |
| 3A and higher                   | VC3 | 7A and higher            | VC7 |
| 4A and higher                   | VC4 | 8A and higher            | VC8 |

# 6.7 Link Maintenance Protocol

The link maintenance protocol involves a request and response pair between ports connected by a LP-Serial link. For software management, the request is generated through ports in the configuration space of the sending device. An external host write of a command to the link-request register with an I/O logical specification maintenance write transaction causes a link-request control symbol to be issued onto the output port of the device, but only one link-request can be outstanding on a link at a time.

The device that is linked to the sending device shall respond with a link-response control symbol if the link-request command required it to do so. The external host retrieves the link-response by polling the link-response register with I/O logical maintenance read transactions. A device with multiple RapidIO interfaces has a link-request and a link-response register pair for each corresponding RapidIO interface.

The automatic error recovery mechanism relies on the hardware generating packet-not-accepted and link-request/port-status control symbols under the transmission error conditions described in Section 6.13.2.1, "Recoverable Errors", and using the corresponding link-response information to attempt recovery.

Due to the undefined reliability of system designs, it is necessary to put a safety function of link-request/reset-device on the reset the link-request/reset-port symbols. device control Α receiving link-request/reset-device or a link-request/reset-port control symbol shall not perform the reset function unless it has received four link-request/reset-device or four link-request/reset-port control symbols in a row without any intervening packets or other control symbols, except status control symbols. This will prevent commands inadvertently resetting device. link-request/reset-device and link-request/reset-port control symbols does not require a response.

The port-status command of the link-request/port-status control symbol is used by the hardware to recover from transmission errors. If the input port had stopped due to a transmission error that generated a packet-not-accepted control symbol back to the sender, the link-request/port-status control symbol acts as a link-request/restart-from-error control symbol, and the receiver is re-enabled to

receive new packets after generating the link-response control symbol. The link-request/port-status control symbol can also be used to restart the receiving device if it is waiting for a restart-from-retry control symbol after retrying a packet. This situation can occur if transmission errors are encountered while trying to resynchronize the sending and receiving devices after the retry.

The link-request/port-status control symbol requires a response. A port receiving a link-request/port-status control symbol returns a link-response control symbol containing two pieces of information:

- port\_status
- ackID status

The port\_status indicators are described in Table 3-14 for Control Symbol 24 and Control Symbol 48 operation and in Table 3-15 for Control Symbol 64 operation.

The retry-stopped state indicates that the port has retried a packet and is waiting to be restarted. This state is cleared when a restart-from-retry (or a link-request/port-status) control symbol is received. The error-stopped state indicates that the port has encountered a transmission error and is waiting to be restarted. This state is cleared when a link-request/port-status control symbol is received.

# **6.8 Packet Transmission Protocol**

The LP-Serial protocol for packet transmission provides link level flow and error detection and recovery.

The protocol uses control symbols to delimit packets when they are transmitted across a LP-Serial link as specified in Section 6.6.1, "Packet Delimiting".

The link protocol uses acknowledgment to monitor packet transmission. With two exceptions, each packet transmitted across a LP-Serial link shall be acknowledged by the receiving port with a packet acknowledgment control symbol. Packets shall be acknowledged in the order in which they were transmitted (ackID order). The first exception occurs when a single packet-acknowledge control symbol acknowledges multiple packets. The second exception is when an event has occurred that caused a port to enter the Input Error-stopped state. CT mode packets accepted by a port after the port entered the Input Error-stopped state and before the port receives a link-request/port-status control symbol shall not be acknowledged.

To associate packet acknowledgment control symbols with transmitted packets, each packet shall be assigned an ackID value according to the rules of Section 6.6.2, "Acknowledgment Identifier" that is carried in the ackID field of the packet and the packet\_ackID field of the associated acknowledgment control symbol. The ackID value carried by a packet indicates its order of transmission and the order in which it is acknowledged.

The LP-Serial link RT protocol uses retransmission to recover from packet transmission errors or a lack of receive buffer resources. To enable packet retransmission, a copy of each RT packet transmitted across a LP-Serial link shall be kept by the sending port until either a packet-accepted control symbol is received for the packet or the sending port determines that the packet has encountered an unrecoverable error condition.

The LP-Serial link CT protocol does not use packet retransmission. CT mode packets that are corrupted by transmission errors or that are not accepted because of a lack of receive buffer resources are discarded and lost. Therefore, a port need not retain a copy of a CT mode packet whose transmission has been completed.

The LP-Serial link protocol uses the ackID value carried in each packet to ensure that no RT mode packets are lost due to transmission errors. With one exception, a port shall accept packets from a LP-Serial link only in sequential ackID order, i.e. if the ackID value of the last packet accepted was N, the ackID value of the next packet that is accepted must be (N+1) modulo2<sup>n</sup> where n is the number of bits in the ackID field. The exception is when an event has occurred that caused a port to enter the Input Error-stopped state. A CT mode packet received by a port after the port entered the Input Error-stopped state, and before the port receives a link-request/port-status control symbol, shall be accepted by the port without regard to the value of the packet's ackID field if the packet is otherwise error free and there are adequate receive buffer resources to accept the packet. The value that is maintained by the port of the ackID expected in the next packet shall not be changed by the acceptance of CT packets during this period.

A LP-Serial port accepts or rejects each error free packet that it receives with the expected ackID depending on whether the port has input buffer space available for the VC and/or priority level of the packet. The use of the packet-accepted, packet-retry, packet-not-accepted and restart-from-retry control symbols and the buf\_status field in packet acknowledgment control symbols to control the flow of packets across a LP-Serial link is covered in Section 6.9, "Flow Control".

The LP-Serial link protocol allows a packet that is being transmitted to be canceled at any point during its transmission. Packet cancellation is covered in Section 6.10, "Canceling Packets".

The LP-Serial link protocol provides detection and recovery processes for both transmission errors and protocol violations. The enumeration of detectable errors, the detection of errors and the associated error recovery processes are covered in Section 6.13, "Error Detection and Recovery for Reliable Transmission".

In order to prevent switch processing element internal errors, such as SRAM soft bit errors, from silently corrupting a packet and the system, switch processing elements shall maintain packet error detection coverage while a packet is passing through the switch. The simplest method for maintaining packet error detection coverage is to pass the packet CRC through the switch as part of the packet. This works well for

all non-maintenance packets whose CRC does not change as the packets are transported from source to destination through the fabric. Maintaining error detection coverage is more complicated for maintenance packets as their hop\_count and CRC change every time they pass through a switch. However, passing the packet CRC through the switch as part of the packet does not prevent packet loss due to soft errors within the switch. Recovery from soft errors within a switch requires that each packet passing through the switch be covered by some type of error correction of adequate strength.

In order to support transaction ordering requirements of the Logical Layer Specifications, the LP-Serial protocol imposes packet delivery ordering requirements within the Physical Layer and transaction delivery ordering requirements between the Physical Layer and the Transport Layer in end point processing elements. These requirements are covered in Section 6.11, "Transaction and Packet Delivery Ordering Rules".

In order to prevent deadlock, the LP-Serial protocol imposes a set of deadlock prevention rules. These rules are covered in Section 6.12, "Deadlock Avoidance".

This specification provides both bandwidth reservation and priority based channels. Priority scheduling may or may not be included in the reservation of bandwidth. Whatever allocation of bandwidth is used for priority traffic, higher level flows will reduce the bandwidth available for lower level flows. It is possible that traffic associated with higher flow levels can starve traffic associated with lower flow levels. It is important to use the available flows properly for the transaction type, to insure the rules in Section 6.11, "Transaction and Packet Delivery Ordering Rules" and Section 6.12, "Deadlock Avoidance" are met. The actual mechanisms used to schedule traffic are beyond the scope of this specification.

# **6.9 Flow Control**

This section defines RapidIO LP-Serial link level flow control. The flow control operates between each pair of ports connected by a LP-Serial link. The purpose of link level flow control is to prevent the loss of packets due to a lack of buffer space in a link receiver.

The LP-Serial protocol defines two methods or modes of flow control. These are named receiver-controlled flow control and transmitter-controlled flow control. Every RapidIO LP-Serial port shall support receiver-controlled flow control. LP-Serial ports may optionally support transmitter-controlled flow control.

# 6.9.1 Receiver-Controlled Flow Control

Receiver-controlled flow control is the simplest and basic method of flow control. In this method, the input side of a port controls the flow of packets from its link partner by accepting or rejecting packets on a packet by packet basis. The receiving

port provides no information to its link partner about the amount of buffer space it has available for packet reception.

As a result, its link partner transmits packets with no *a priori* expectation as to whether a given packet will be accepted or rejected. A port signals its link partner that it is operating in receiver-controlled flow control mode by setting the buf\_status field to all 1's in every control symbol containing the field that the port transmits. This method is named receiver-controlled flow control because the receiver makes all of the decisions about how buffers in the receiver are allocated for packet reception.

A port operating in receiver-controlled flow control mode accepts or rejects each inbound error free packet based on whether the receiving port has enough buffer space available for the VC and the priority level of the packet. If there is enough buffer space available, the port accepts the packet and transmits a packet-accepted control symbol to its link partner that contains the ackID of the accepted packet in its packet\_ackID field. The port optionally acknowledges multiple packets with a single packet-accepted control symbol. Transmission of a packet-accepted control symbol informs the port's link partner that the packet (or packets) has been received without detected errors and that it has been accepted by the port. On receiving the packet-accepted control symbol, the link partner discards its copy of the accepted packet (or packets) freeing buffer space in the partner.

The remaining behavior is a function of the mode of the VC.

## **6.9.1.1** Reliable Traffic VC Receivers

If buffer space is not available, the port rejects the packet. If multiple VCs are active, and the VC is in reliable traffic mode, the rejected packet shall be acknowledged with the packet-not-accepted control symbol. The cause field of the control symbol should be set to "packet not accepted due to lack of resources". The "arbitrary, or ackID\_Status" field of the packet-not-accepted control symbol can be set to the ackID of the retried packet. In this case, the packets associated with ackIDs up to, but not including, the retried ackID are acknowledged by the packet-not-accepted control symbol. For information about control of the "arbitrary, or ackID\_Status" field refer to Section 7.6.15, "Port n Latency Optimization CSRs". Reception of the packet-not-accepted control symbol causes the entire "RT Group" to go through the same process used in error recovery to resequence and retransmit the RT packets. See Section 6.13, "Error Detection and Recovery for Reliable Transmission" for details.

If the port is operating in single VC mode, the port may use the Packet Retry protocol described in Section 6.9.1.3, "Single VC Retry Protocol", or it may continue to use the packet-not-accepted protocol described above.

## 6.9.1.2 Continuous Traffic VC Receivers

If buffer space is not available, and the VC is in CT mode, the packet is acknowledged as accepted, and the packet is discarded. This preserves the order of the normal link response and does not impact performance. Receiver based flow control for CT channels will result in packet loss due to receiver overruns depending on bandwidth and buffering conditions. See Section 6.9.2, "Transmitter-Controlled Flow Control" for transmitter based flow control options.

# 6.9.1.3 Single VC Retry Protocol

When operating with a single VC (VC0), the receiver may use the retry protocol for handling receiver overruns. It is a requirement that implementers include this functionality in the channel design to be backward compatible with existing RapidIO interfaces.

When a port rejects a packet, it immediately enters the Input Retry-stopped state and follows the Input Retry-stopped recovery process specified in Section 6.9.1.4, "Input Retry-Stopped Recovery Process". As part of the Input Retry-stopped recovery process, the port sends a packet-retry control symbol to its link partner indicating that the packet whose ackID is in the packet\_ackID field of the control symbol and all packets subsequently transmitted by the port have been discarded by the link partner and must all be retransmitted. When the ability to acknowledge multiple packets with a single control symbol is enabled, the packet-retry control symbol shall acknowledge all packets up to, but not including, the ackID in the retry control symbol. The control symbol also indicates that the link partner is temporarily out of buffers for packets of priority less than or equal to the priority of the retried packet.

Devices may optionally support configuration values whereby Retry control symbols sent and/or received acknowledge multiple packets. The configuration shall be controlled by the Port n Latency Optimization CSRs. When transmitting control symbols, devices operating with Control Symbol 24 or Control Symbol 48 shall support a default configuration in which the Retry control symbol does not acknowledge packets. Devices operating with Control Symbol 24 or Control Symbol 48 may optionally support a configuration in which Retry control symbols acknowledge all packets up to, but not including, the ackID\_status in the Retry control symbol. Devices operating with Control Symbol 64 shall support a default configuration whereby a transmitted Retry control symbol acknowledges all packets up to, but not including, the ackID\_status in the Retry control symbol.

Devices operating with Control Symbol 24 or Control Symbol 48 may optionally support reception of Retry control symbols that acknowledge all outstanding packets up to, but not including, the ackID\_status. Devices operating with Control Symbol 64 shall support reception of Retry control symbols that acknowledge all outstanding packets up to, but not including, the ackID\_status. It shall be possible to

configure devices operating with Control Symbol 64 to transmit a Retry control symbol only when all packets up to the Retried packet have been acknowledged.

A port that receives a packet-retry control symbol immediately enters the Output Retry-stopped state and follows the Output Retry-stopped recovery process specified in Section 6.9.1.5, "Output Retry-Stopped Recovery Process". As part of the Output Retry-stopped recovery process, the port receiving the packet-retry control symbol sends a restart-from-retry control symbol which causes its link partner to exit the Input Retry-stopped state and resume packet reception. The ackID assigned to that first packet transmitted after the restart-from-retry control symbol is the ackID of the packet that was retried.

Figure 6-4 shows an example of single VC receiver-controlled flow control operation. In this example the transmitter is capable of sending packets faster than the receiver is able to absorb them. Once the transmitter has received a retry for a packet, the transmitter may elect to cancel any packet that is presently being transmitted since it will be discarded anyway. This makes bandwidth available for any higher priority packets that may be pending transmission.



Figure 6-4. Single VC Mode Receiver-Controlled Flow Control

# **6.9.1.4 Input Retry-Stopped Recovery Process**

When the input side of a port operating with only VC0 active (single VC mode) retries a packet, it immediately enters the Input Retry-stopped state. To recover from this state, the input side of the port takes the following actions.

- Discards the rejected or canceled packet without reporting a packet error and ignores all subsequently received packets while the port is in the Input Retry-stopped state.
- Causes the output side of the port to issue a packet-retry control symbol
  containing the ackID value of the retried packet in the packet\_ackID field of
  the control symbol. (The packet-retry control symbol causes the output side
  of the link partner to enter the Output Retry-stopped state and send a
  restart-from-retry control symbol.)
- When a restart-from-retry control symbol is received, exit the Input Retry-stopped state and resume packet reception.

An example state machine with the behavior described in this section is included in Section C.2, "Packet Retry Mechanism".

## **6.9.1.5** Output Retry-Stopped Recovery Process

To recover from the Output Retry-stopped state, the output side of a port takes the following actions.

- Immediately stops transmitting new packets.
- Resets the link packet acknowledgment timers for all transmitted but unacknowledged packets. (This prevents the generation of spurious timeout errors.)
- Transmits a restart-from-retry control symbol.
- Backs up to the first unaccepted packet (the retried packet) which is the packet
  whose ackID value is specified by the packet\_ackID value contained in the
  packet-retry control symbol. (The packet\_ackID value is also the value of
  ackID field the port retrying the packet expects in the first packet it receives
  after receiving the restart-from-retry control symbol.)
- Exits the Output Retry-stopped state and resumes transmission with either the retried packet or a higher priority packet which is assigned the ackID value contained in the packet\_ackID field of the packet-retry control symbol.

An example state machine with the behavior described in this section is included in Section C.2, "Packet Retry Mechanism".

## **6.9.2** Transmitter-Controlled Flow Control

In transmitter-controlled flow control, the receiving port provides information to its link partner about the amount of buffer space it has available for packet reception. With this information, the sending port can allocate the use of the receiving port's receive buffers according to the number and priority of packets that the sending port has waiting for transmission without concern that one or more of the packets shall be forced to retry.

A port signals its link partner that it is operating in transmitter-controlled flow control mode by setting the buf\_status field to a value different from all 1's in every control symbol containing the field that the port transmits. This method is named transmitter-controlled flow control because the transmitter makes almost all of the decisions about how the buffers in the receiver are allocated for packet reception.

The number of free buffers that a port has available for packet reception is conveyed to its link partner by the value of the buf\_status field in the control symbols that the port transmits. The value conveyed by the buf\_status field is the number of maximum length packet buffers currently available for packet reception up to the limit that can be reported in the field. If a port has more buffers available than the maximum value that can be reported in the buf\_status field, the port sets the field to that maximum value. A port may report a smaller number of buffers than it actually has available, but it shall not report a greater number.

A port informs its link partner when the number of free buffers available for packet reception changes. The new value of buf\_status is conveyed in the buf\_status field of a packet-accepted, packet-retry, status, or VC\_status control symbol. Each change in the number of free buffers a port has available for packet reception need not be conveyed to the link partner. However, a port shall send a control symbol containing the buf\_status field to its link partner no less often than the minimum rate specified in Section 6.5.3.2, "Buffer Status Maintenance".

When a port implements more than VC0, the value of buf\_status is kept on a per VC basis by the receiving port. When a packet-accepted symbol is returned, the buf\_status field is filled with the status for the specific VC that the packet was sent to. When sending buf\_status asynchronously (not in response to any specific packet), the status control symbol is used for VC0, and the VC\_status control symbol is used for VC's 1-8.

A port whose link partner is operating in transmitter-control flow control mode should never receive a packet-not-accepted (or packet-retry control symbol if operating in single VC mode) from its link partner unless the port has transmitted more packets than its link partner has receive buffers, has violated the rules that all input buffers may not be filled with low priority packets or there is some fault condition. A receiver overrun is handled according to the rules in 6.9.1, "Receiver-Controlled Flow Control".

If a port, operating in single VC mode, for whose link partner is operating in transmitter-control flow control mode, receives a packet-retry control symbol, the output side of the port immediately enters the Output Retry-stopped state and follows the Output Retry-stopped recovery process specified in Section 6.9.1.5, "Output Retry-Stopped Recovery Process".

A simple example of single VC transmitter-controlled flow control is shown in Figure 6-5.



Figure 6-5. Single VC Mode Transmitter-Controlled Flow Control

## **6.9.2.1** Receive Buffer Management

In transmitter-controlled flow control, the transmitter manages the packet receive buffers in the receiver. This may be done in a number of ways, but the selected method shall not violate the rules in Section 6.12, "Deadlock Avoidance" concerning the acceptance of packets by ports.

For VC0, it is important to manage buffers in a way that reserves room for high priority packets. One possible implementation to organize the buffers is to establish watermarks and use them to progressively limit the packet priorities that can be transmitted as the effective number of free VC0 buffers in the receiver decreases. For example, assume that VC0 supports only four priority levels. Three non-zero watermarks are needed to progressively limit the packet priorities that may be transmitted as the effective number of free VC0 buffers decreases. Designate the three watermarks as WM0, WM1, and WM2 where WM0 > WM1 > WM2 > 0 and employ the following rules.

If free\_buffer\_count0 >= WM0, all priority packets may be transmitted.

If WM0 > free\_buffer\_count0 >= WM1, only priority 1, 2, and 3 packets may be transmitted.

If WM1 > free\_buffer\_count0 >= WM2, only priority 2 and 3 packets may be transmitted.

If WM2 > free\_buffer\_count0, only priority 3 packets may be transmitted.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

If this method is implemented, the initial values of the watermarks may be set by the hardware at reset as follows.

WM0 = 4

WM1 = 3

WM2 = 2

These initial values may be modified by hardware or software. The modified watermark values shall be based on the number of free buffers reported in the buf\_status field of status control symbols received by the port following link initialization and before the start of packet transmission.

The three watermark values and the number of free buffers reported in the buf\_status field of status control symbols received by the port following link initialization and before the start of packet transmission may be stored in a CSR. Since the maximum value of each of these four items is 4094 when using Control Symbol 64, each will fit in an 12-bit field and all four will not fit in a single 32-bit CSR. If the watermarks are software setable, the three watermark fields in the CSRs should be writable. For the greatest flexibility, a set of watermark registers should be provided for each port on a device.

For VCs 1-8, packets within the same VC are equal in priority and always kept in order. The free buffers in the receiver can be partitioned between VCs in any number of ways: they can be equally divided among the VCs, they can be statically partitioned based on the bandwidth allocation percentages, or they may be dynamically allocated from a larger pool. The only requirement is that once a given amount of buffers is reported by the receiver to the transmitter those buffers shall remain available for packets for that VC. Buffers may be deallocated once they are used, by removing the data, but not reporting the buffer available to that VC. At that time, the buffer may be reallocated to another VC. The specific method of buffer allocation is beyond the scope of this specification.

## 6.9.2.2 Effective Number of Free Receive Buffers

The number of buffers available in a link partner for packet reception on a given VC is typically less than the value of the buf\_status field most recently received for that VC from the link partner. The value in the buf\_status field does not account for packets that have been transmitted by the VC but not acknowledged by its link partner. The variable free\_buffer\_countN is defined to be the effective number of free buffers available in the link partner for packet reception on VC N. The recommended way for a port to compute and maintain these "free buffer counts" is to implement the following rules.

1. Each active VC maintains a variable "free\_buffer\_countVC" whose value shall be the effective number of free buffers available to that VC in the link partner for packet reception.

- 2. Each active VC maintains a variable "outstanding\_packet\_countVC" whose value is number of packets that have been transmitted on that VC, but that have not been acknowledged by its link partner.
- 3. After link initialization and before the start of packet transmission,

4. When a status or VC\_Status control symbol is received by the port,

```
free_buffer_countVC =
     received buf statusVC - outstanding packet countVC;
```

5. When a packet is transmitted by the VC,

6. When a packet-accepted control symbol is received by the port indicating that a packet has been accepted by the link partner, the buf\_status field of the control symbol is reassociated with the originating VC:

```
Outstanding_packet_countVC =

Outstanding_packet_countVC - 1;

free_buffer_countVC =

received_buf_statusVC - outstanding_packet_countVC;
```

7. When a packet-retry control symbol is received by the port indicating that a packet has been forced by the link partner to retry,

```
Outstanding_packet_count0 = 0;
free_buffer_count0 = received_buf_status0;
```

8. When a packet-not-accepted control symbol is received by the port indicating that a packet has been rejected by the link partner because of one or more detected errors or a lack of buffer resources,

Outstanding\_packet\_countVC = 0; free\_buffer\_countVC = free\_buffer\_count VC (remains unchanged);

9. When a link-response control symbol is received,

free\_buffer\_count0 = received\_buf\_status;

## **6.9.2.3** Speculative Packet Transmission

A port whose link partner is operating in transmitter-controlled flow control mode may send more packets on a given VC than the number of free buffers indicated by the link partner as being available for that VC. Packets transmitted in excess of the free\_buffer\_count are transmitted on a speculative basis and are subject to retry by the link partner. The link partner accepts or rejects these packets on a packet by packet basis in exactly the same way it would if operating in receiver-controlled flow control mode. A port may use such speculative transmission in an attempt to maximize the utilization of the link. However, speculative transmission that results in a significant number of retries and discarded packets can reduce the effective bandwidth of the link.

When the link has multiple operating VCs, speculative packet transmission may increase the CT packet loss rate and how frequently the link runs the error-recovery process.

# **6.9.3 Flow Control Mode Negotiation**

Immediately following the initialization of a link, each port begins sending status control symbols to its link partner. The value of the buf\_status field in these control symbols indicates to the link partner the flow control mode supported by the sending port.

The flow control mode negotiation rule is as follows:

If the port and its link partner both support transmitter-controlled flow control, then both ports shall use transmitter-controlled flow control. Otherwise, both ports shall use receiver-controlled flow control.

If multiple VCs are used, then a port shall have either all channels in receiver based flow control or all channels in transmitter based flow control. All status and VC\_status control symbols shall be consistent in their buf\_status reporting in this regard.

# 6.10 Canceling Packets

When a port becomes aware of some condition that will require the packet it is currently transmitting to be retransmitted, the port may cancel the packet. This

allows the port to avoid wasting bandwidth by not completing the transmission of a packet that the port knows must be retransmitted. Alternatively, the sending port may choose to complete transmission of the packet normally.

A port may cancel a packet if the port detects a problem with the packet as it is being transmitted or if the port receives a packet-retry or packet-not-accepted control symbol for a packet that is still being transmitted or that was previously transmitted. A packet-retry or packet-not-accepted control symbol can be transmitted by a port for a packet at any time after the port begins receiving the packet.

The sending device shall use the stomp control symbol, the restart-from-retry control symbol (in response to a packet-retry control symbol), or any link request control symbol to cancel a packet.

A port receiving a canceled packet shall drop the packet. The cancellation of a packet shall not result in the generation or report of any errors. If the packet was canceled because the sender received a packet-not-accepted control symbol, the error that caused the packet-not-accepted to be sent shall be reported in the normal manner.

The behavior of a port that receives a canceled packet depends on the control symbol that canceled the packet. A port that is not in an input stopped state (Retry-stopped or Error-stopped) while receiving the canceled packet and has not previously acknowledged the packet shall have the following behavior.

If the packet is canceled by a link-request/port-status control symbol, the port shall drop the packet without reporting a packet error.

If the packet is canceled by a restart-from-retry control symbol a protocol error has occurred and the port shall immediately enter the Input Error-stopped state and follows the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

If the packet was canceled by other than a restart-from-retry or link-request/port-status control symbol and the port is operating in single VC mode (only VC0 is active), the port shall immediately enter the Input Retry-Stopped state and follow the Input Retry-Stopped recovery process specified in Section 6.9.1.4, "Input Retry-Stopped Recovery Process". If the packet was canceled before the packet ackID field was received by the port, the packet\_ackID field of the associated packet-retry control symbol acknowledging the packet shall be set to the ackID the port expected in the canceled packet

If the packet was canceled by other than a restart-from-retry or link-request/port-status control symbol and the port is operating in multiple VC mode (at least one of VC1-8 is active), the port shall immediately enter the Input Error-Stopped state and follow the Input

Error-Stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

A packet whose transmission is canceled shall be considered to be an untransmitted packet.

# 6.11 Transaction and Packet Delivery Ordering Rules

The rules specified in this section are required for the Physical Layer to support the transaction ordering rules specified in the Logical Layer Specifications.

## **Transaction Delivery Ordering Rules:**

- 1. The Physical Layer of an end point processing element port shall encapsulate in packets and forward to the RapidIO fabric transactions comprising a given transaction request flow in the same order that the transactions were received from the Transport Layer of the processing element.
- 2. The Physical Layer of an end point processing element port shall ensure that a higher priority request transaction that it receives from the Transport Layer of the processing element before a lower priority request transaction with the same sourceID and the same destinationID is forwarded to the fabric before the lower priority transaction.
- 3. The Physical Layer of an end point processing element port shall deliver transactions to the Transport Layer of the processing element in the same order that the packetized transactions were received by the port.

## **Packet Delivery Ordering Rules:**

- 1. A packet initiated by a processing element shall not be considered committed to the RapidIO fabric and does not participate in the packet delivery ordering rules until the packet has been accepted by the device at the other end of the link. (RapidIO does not have the concept of delayed or deferred transactions. Once a packet is accepted into the fabric, it is committed.)
- 2. A switch shall not alter the priority, critical request flow or VC of a packet.
- 3. Packet forwarding decisions made by a switch processing element shall provide a consistent output port selection which is based solely on the value of the destinationID field carried in the packet.
- 4. A switch processing element shall not change the order of packets comprising a transaction request flow (packets with the same sourceID, the same destinationID, the same priority, same critical request flow, same VC bit, and ftype != 8) as the packets pass through the switch.

- 5. A switch processing element shall not allow lower priority non-maintenance packets (ftype != 8) to pass higher priority non-maintenance packets with the same sourceID and destinationID as the packets pass through the switch.
- 6. A switch processing element shall not allow a priority N maintenance packet (ftype = 8) to pass another maintenance packet of priority N or greater that takes the same path through the switch (same switch input port and same switch output port).

Rules for Scheduling Among VCs:

The whole link bandwidth is evenly divided into 'N' portions and each portion is 1/N of the whole link bandwidth. Each VC is configured to have guaranteed bandwidth. The method among VCs is also vendor dependent, as long as it satisfies the following three rules:

- 1.If the total guaranteed bandwidth for all the supported VCs is more than 100%, then the received bandwidth for each supported VC cannot be guaranteed.
- 2.If the total guaranteed bandwidth for all the supported VCs is less than or equal to 100%, demand for more than its guaranteed bandwidth shall not cause any other VCs to receive less than their guaranteed bandwidth.
- 3.If one VC demands less bandwidth than its guaranteed bandwidth, the extra bandwidth may be distributed among other VCs.

If VC0 participates in the bandwidth reservation process, then all VCs will receive their expected minimum bandwidth. However, VC0 may be treated as a special case. VC0 may be treated with strict priority, getting whatever bandwidth is required when it has traffic to transport. In this condition, the remaining VCs will divide up whatever portion of bandwidth remains. If VC0's utilization is significant, compared with the traffic on the other VCs, then the other VCs bandwidth will still be proportional to each other, but will vary as the available bandwidth is modified by VC0.

The implementer may also choose to implement some priorities within VC0 with strict priority, and schedule the rest with reserved bandwidth. This specification does not require any particular treatment as there are application cases for any of the above. Chapter 7, "LP-Serial Registers" defines a standard control register should the implementer decide to make this a programmable feature.

# **6.12 Deadlock Avoidance**

Request transactions requiring responses shall only use VC0. The response packet shall only use VC0. The following requirements apply to prioritized traffic within VC0.

To allow a RapidIO protocol to evolve without changing the switching fabric, switch processing elements are not required, with the sole exception of ftype 8 maintenance transactions, to discern between packet types, their functions or their interdependencies. Switches, for instance, are not required to discern between packets carrying request transactions and packets carrying response transactions. As a result, it is possible for two end points, A and B to each fill all of their output buffers, the fabric connecting them and the other end point's input buffers with read requests. This would result in an input to output dependency loop in each end point in which there would be no buffer space to hold the responses necessary to complete any of the outstanding read requests.

To break input to output dependencies, end point processing elements must have the ability to issue outbound response packets even if outbound request packets awaiting transmission are congestion blocked by the connected device. Two techniques are provided to break input to output dependencies. First, a response packet (a packet carrying a response transaction) is always assigned an initial priority one priority level greater than the priority of the associated request packet (the packet carrying the associated request transaction).

This requirement is specified in Table 6-6, Table 6-7, Table 6-8 and Table 6-9. It breaks the dependency cycle at the request flow level. Second, the end point processing element that is the source of the response packet may additionally raise the priority of the response packet to a priority higher than the minimum required by Table 6-6, Table 6-7, Table 6-8 and Table 6-9 if necessary for the packet to be accepted by the connected device. This additional increase in response packet priority above the minimum required by Table 6-6, Table 6-7, Table 6-8 and Table 6-9 is called promotion. An end point processing element may promote a response packet only to the degree necessary for the packet to be accepted by the connected device.

The following rules define the deadlock prevention mechanism:

#### **Deadlock Prevention Rules:**

- 1. A RapidIO fabric shall be dependency cycle free for all operations that do not require a response. (This rule is necessary as there are no mechanisms provided in the fabric to break dependency cycles for operations not requiring responses.)
- 2. A packet carrying a request transaction that requires a response shall not be issued at the highest priority. (This rule ensures that an end point processing element can issue a response packet at a priority higher than the priority of the associated request. This rule in combination with rule 3 are basis for the priority assignments in Table 6-6, Table 6-7, Table 6-8 and Table 6-9)
- 3. A packet carrying a response shall have a priority at least one priority level higher than the priority of the associated request.

- (This rule in combination with rule 2 are basis for the priority assignments in Table 6-6, Table 6-7, Table 6-8 and Table 6-9)
- 4. A switch processing element port shall accept an error-free packet of priority N if there is no packet of priority greater than or equal to N that was previously received by the port and is still waiting in the switch to be forwarded. (This rule has multiple implications which include but are not limited to the following. First, a switch processing element port must have at least as many maximum length packet input buffers as there are priority levels. Second, a minimum of one maximum length packet input buffer must be reserved for each priority level. A input buffer reserved for priority N might be restricted to only priority N packets or might be allowed to hold packets of priority greater than or equal to N, either approach complies with the rule.)
- 5. A switch processing element port that transmits a priority N packet that is forced to retry by the connected device shall select a packet of priority greater than N, if one is available, for transmission. (This guarantees that packets of a given priority will not block higher priority packets.)
- 6. An end point processing element port shall accept an error-free packet of priority N if the port has enough space for the packet in the input buffer space of the port allocated for packets of priority N. (Lack of input buffer space is the only reason an end point may retry a packet.)
- 7. The decision of an end point processing element to accept or retry an error-free packet of priority N shall not depend on the ability of the end point to issue request packets of priority less than or equal to N from any of its ports. (This rule works in conjunction with rule 6. It prohibits a device's inability to issue packets of priority less than or equal to N, due to congestion in the connected device, from resulting in a lack of buffers to receive inbound packets of priority greater than or equal to N which in turn would result in packets of priority greater than or equal to N being forced to retry. The implications and some ways of complying with this rule are presented in the following paragraphs.)

One implication of Rule 7 is that a port may not fill all of its buffers that can be used to hold packets awaiting transmission with packets carrying request transactions. If this situation was allowed to occur and the output was blocked due to congestion in the connected device, read transactions could not be processed (no place to put the response packet), input buffer space would become filled and all subsequent inbound request packets would be forced to retry violating Rule 7.

Another implication is that a port must have a way of preventing output blockage at priority less than or equal to N, due to congestion in the connected device, from resulting in a lack of input buffer space for inbound packets of priority greater than or equal to N. There are multiple ways of doing this.

One way is to provide a port with input buffer space for at least one maximum length packet for each priority supported, and reserve input buffer space for higher priority packets in a manner similar to that required by Rule 4 for switches. In this case, output port blockage at priority less than or equal to N will not result in blocking inbound packets of priority greater than or equal to N as any responses packets they generate will be of priority greater than N which is not congestion blocked. The port must however have the ability to select packets of priority greater than N for transmission from the packets awaiting transmission. This approach does not require the use of response packet priority promotion.

A port can use the promotion mechanism to increase the priority of response packets until they are accepted by the connected device. This allows output buffer space containing response packets to be freed even though all request packets awaiting transmission are congestion blocked.

As an example, suppose an end point processing element has a blocked input port because all available resources are being used for a response packet that the processing element is trying to send. If the response packet is retried by the downstream processing element, raising the priority of the response packet until it is accepted allows the processing element's input port to unblock so the system can make forward progress.

It should be noted that implementing response priority promotion in a device may help with its link partner's input buffer congestion, not its own input buffer congestion. It should also be noted that response priority promotion may not be able to guarantee forward progress in the system unless the link partner has implemented priority based input buffer reservation.

# 6.13 Error Detection and Recovery for Reliable Transmission

Error detection and recovery is becoming a more important issue for many systems. The LP-Serial specification provides extensive error detection and recovery by combining retry protocols with cyclic redundancy codes, the selection of delimiter special characters and response timers.

One feature of the error protection strategy is that with the sole exception of maintenance packets, the CRC value carried in a packet remains unchanged as the packet moves through the fabric. The CRC carried in a maintenance packet must be regenerated at each switch as the hop count changes.

## **6.13.1 Lost Packet Detection**

Some types of errors, such as a lost request or response packet or a lost acknowledgment, result in a system with hung resources. To detect this type of error there shall be timeout counters that expire when sufficient time has elapsed without

receiving the expected response from the system. Because the expiration of one of these timers should indicate to the system that there is a problem, this time interval should be set long enough so that a false timeout is not signaled. The response to this error condition is implementation dependent.

The RapidIO specifications require timeout counters for the Physical Layer, the port link timeout counters, and counters for the Logical Layer, the port response timeout counters. The interpretation of the counter values is implementation dependent, based on a number of factors including link clock rate, the internal clock rate of the device, and the desired system behavior.

The Physical Layer timeout occurs between the transmission of a packet and the receipt of an acknowledgment control symbol. This timeout interval is likely to be comparatively short because the packet and acknowledgment pair must only traverse a single link.

The Logical Layer timeout occurs between the issuance of a request packet that requires a response packet and the receipt of that response packet. This timeout is counted from the time that the Logical Layer issues the packet to the Physical Layer to the time that the associated response packet is delivered from the Physical Layer to the Logical Layer. Should the Physical Layer fail to complete the delivery of the packet, the Logical Layer timeout will occur. This timeout interval is likely to be comparatively long because the packet and response pair have to traverse the fabric at least twice and be processed by the target. Error handling for a response timeout is implementation dependent.

Certain GSM operations may require two response transactions, and both must be received for the operation to be considered complete. In the case of a device implementation with multiple links, one response packet may be returned on the same link where the operation was initiated and the other response packet may be returned on a different link. If this behavior is supported by the issuing processing element, the port response timeout implementation must look for both responses, regardless on which links they are returned.

Link reinitialization, port width changes, and link retraining can temporarily interrupt the flow of packets and control symbols in one or both directions on a link, unexpectedly increasing the time required to receive responses. For this reason, it is recommended that the port link timeout counters and the port response timeout counters should not advance when link\_initialized is deasserted. For ports operating with IDLE3, port link timeout counters and the port response timeout counters should not advance if either receive\_enable or transmit\_enable are deasserted.

## 6.13.2 Link Behavior Under Error

The LP-Serial link uses error detection and retransmission to protect RT packets against loss or corruption due to transmission errors. Transmission error detection is

done at the input port, and all transmission error recovery is also initiated at the input port.

The packet transmission protocol requires that each RT packet transmitted by a port be acknowledged by the receiving port and that a port retain a copy of each RT packet that it transmits until the port receives a packet-accepted control symbol acknowledgment for the packet or the sending port determines that the packet has encountered an unrecoverable error. If the receiving port detects a transmission error in a packet, the port sends a packet-not-accepted control symbol acknowledgment back to the sender indicating that the packet was corrupted as received. After a link-request/port-status and link-response control symbol exchange, the sender begins retransmission with the next packet according to the priority/bandwidth scheduling rules. The RT VCs retransmit all packets that were unacknowledged at the time of the error. CT VCs continue with the next untransmitted packet.

All RT packets corrupted in transmission are retransmitted. The number of times a packet can be retransmitted before the sending port determines that the packet has encountered an unrecoverable condition is implementation dependent.

The primary mechanism for informing the link partner of a detected error is the Packet Not Accepted control symbol. Devices may optionally support a configuration in which they transmit Packet Not Accepted control symbols that contain an ackID\_status, and support resumption of packet transmission using the next expected ackID found in received Packet Not Accepted control symbols. Packet Not Accepted control symbols that contain the ackID\_status shall be interpreted as acknowledging all ackIDs up to, but not including, the ackID\_status value. The configuration shall be controlled by the Port n Latency Optimization CSRs.

#### **6.13.2.1** Recoverable Errors

The following five basic types of errors are detected by a LP-Serial port:

- An idle sequence error
- A control symbol error
- A packet error
- A column padding error
- A timeout waiting for an acknowledgment or link-response control symbol

# **6.13.2.2** Idle Sequence Errors

The detectable idle sequence errors depend on the idle sequence being used on the link. Links operating with Control Symbol 24 use the IDLE1 sequence. Links operating with Control Symbol 48 use the IDLE2 sequence. Links operating with Control Symbol 64 use the IDLE3 sequence.

To limit input port complexity, the port is not required to determine the specific error that resulted in an idle sequence error.

## 6.13.2.2.1 IDLE1 Sequence Errors

The IDLE1 sequence is comprised of A, K, and R (8b/10b special) characters. If an input port detects an invalid character or any valid character other then A, K, or R in an IDLE1 sequence and the port is not in the Input Error-stopped state, the port shall immediately enter the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

Following are several examples of idle sequence errors.

- A single bit transmission error can change an /A/, /K/, or /R/ code-group into a /Dx.y/ (data) code-group which is illegal in an idle sequence.
- A single bit transmission error can change an /A/, /K/, or /R/ code-group into an invalid code-group.
- A single bit transmission error can change an /SP/ or /PD/ (control symbol delimiters) into an invalid code-group.

## **6.13.2.2.2 IDLE2 Sequence Errors**

The IDLE2 sequence is comprised of A, K, M and R special characters and data characters. If an input port detects any of the following errors in an IDLE2 sequence and the port is not in the Input Error-stopped state, the port shall immediately enter the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

- An invalid character or any special character other than A, K, M or R
- After lane alignment is achieved,
  - a column that contains an A, but is not all As,
  - a column that contains a K, but is not all Ks,
  - a column that contains a M, but is not all Ms,
  - a column that contains a R, but is not all Rs or
  - a column that contains a data character, but is not all data characters.

## **6.13.2.2.3 IDLE3 Sequence Errors**

The IDLE3 sequence is comprised of control codewords and data codewords. If an input port detects any of the following errors in an IDLE3 sequence when receive\_enable is asserted and the port is not in the Input Error-stopped state, the port shall immediately enter the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

- An invalid codeword
- After lane alignment is achieved,
  - a column that contains a control codeword, but is not all control codewords,
    - a column that contains a control codeword, but is not all the same control codeword

type,

a column that contains a data codeword, but is not all data codewords.

Incomplete or otherwise corrupted Ordered Sequences, see Table 5-11 for some possible scenarios

## 6.13.2.3 Control Symbol Errors

There are two types of detectable control symbol errors

- An uncorrupted control symbol that violates the link protocol
- A corrupted control symbol

## 6.13.2.3.1 Link Protocol Violations

The reception of a control symbol with no detected corruption that violates the link protocol shall cause the receiving port to immediately enter the appropriate Error-stopped state. Stype1 control symbol protocol errors shall cause the receiving port to immediately enter the Input Error-stopped state if not already in the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process". Stype0 control symbol protocol errors shall cause the receiving port to immediately enter the Output Error-stopped state if not already in the Output Error-stopped state and follow the Output Error-stopped recovery process specified in Section 6.13.2.7, "Output Error-Stopped Recovery Process". If both stype0 and stype1 control symbols contain protocol errors, then the receiving port shall enter both Error-stopped states and follow both error recovery processes.

Link protocol violations include the following:

- Unexpected packet-accepted, packet-retry, or packet-not-accepted control symbol
- Packet acknowledgment control symbol with an unexpected packet\_ackID value
- Link timeout while waiting for an acknowledgment or link-response control symbol
- Receipt of a packet-retry symbol when operating in multi-VC mode
- Receipt of an unsolicited Timestamp Control Symbol when the device is a timestamp Master
- Receipt of a sequence of Timestamp Control Symbols that do not conform to the sequences described in Table 6-3, Table 6-4 or Table 6-5.

The following does not constitute a protocol violation:

• Receipt of a VC\_status symbol when operating in single VC mode. Unexpected VC\_status symbols are discarded.

The following is an example of a link protocol violation and recovery when the Multiple Acknowledges Enabled bit in the Port n Latency Optimization CSRs is deasserted. A sender transmits RT mode packets labeled ackID 2, 3, 4, and 5. It receives acknowledgments for packets 2, 4, and 5, indicating a probable error

associated with ackID 3. The sender then stops transmitting new packets and sends a link-request/port-status (restart-from-error) control symbol to the receiver. The receiver then returns a link- response control symbol indicating which packets it has received properly. These are the possible responses and the sender's resulting behavior:

- expecting ackID = 3 sender must retransmit packets 3, 4, and 5
- expecting ackID = 4 sender must retransmit packets 4 and 5
- expecting ackID = 5 sender must retransmit packet 5
- expecting ackID = 6 receiver got all packets, resume operation
- expecting ackID = anything else fatal (non-recoverable) error

## **6.13.2.3.2** Corrupted Control symbols

The reception of a control symbol with detected corruption shall cause the receiving port to immediately enter the Input Error-stopped state if not already in the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process".

Input ports detect the following types of control symbol corruption:

- A Control Symbol 24 or Control Symbol 48 containing invalid characters or valid but non-data characters
- A Control Symbol 64 containing invalid codewords
- A control symbol with an incorrect CRC value
- A Control Symbol 24 or Control Symbol 48 whose start delimiter (SC or PD) occurs in a lane whose lane\_number mod4 != 0
- A Control Symbol 48 that does not have a end delimiter in the seventh character position after its start delimiter and with the same value as the start delimiter
- A Control Symbol 64 control codeword out of sequence or incomplete sequence of Control Symbol 64 control codewords

## 6.13.2.4 Packet Errors

Each packet received by a port shall be checked for the following types of errors:

- Packet with an unexpected ackID value
- Packet with an incorrect CRC value
- Packet containing invalid characters or valid non-data characters
- Packet that exceeds the maximum packet size.

With one exception, the reception of a packet with any of the above errors shall cause the receiving port to immediately enter the Input Error-stopped state if not already in the Input Error-stopped state and follow the Input Error-stopped recovery process specified in Section 6.13.2.6, "Input Error-Stopped Recovery Process". The exception occurs when the link to which the port is connected is operating with the

IDLE2 or IDLE3 idle sequence, the packet in which one or more errors were detected was canceled by a link-request control symbol, and the only errors detected in the packet were the presence of one or more M special characters for IDLE2 or one or more Descrambler Seed control codewords and may cause excessive packet length. In this case, the errors detected in the packet shall be ignored and the packet handled as a canceled packet as specified in Section 6.10, "Canceling Packets".

## **6.13.2.5** Link Timeout

A link timeout while waiting for an acknowledgment or link-response control symbol is handled as a link protocol violation as described in Section 6.13.2.3.1, "Link Protocol Violations".

## **6.13.2.6 Input Error-Stopped Recovery Process**

When the input side of a port detects a transmission error, it immediately enters the Input Error-stopped state. To recover from this state, the input side of the port takes the following actions:

- Record the condition(s) that caused the port to enter the Input Error-stopped state.
- If an error(s) was detected in a control symbol or packet, ignore and discard the corrupted control symbol or packet.
- Cause the output side of the port to issue a packet-not-accepted control symbol. (The packet-not-accepted control symbol causes the output side of the receiving port to enter the Output Error-stopped state and send a link-request/port-status control symbol.) If the packet-not-accepted control symbol contains the next expected ackID and transmitter based flow control is in use on the link, cause the output side of the port to transmit Status and VC\_Status control symbols for all active VCs. Transmission of Status and VC\_Status control symbols is optional when receiver based flow control is in use, and when the packet-not-accepted control symbol does not contain the next expected ackID. Transmission of the Status and VC\_Status control symbols is subject to the following:
  - The packet-not-accepted control symbol shall be transmitted either before or after all of the status and VC-status control symbols are transmitted.
  - The status and VC-status control symbols that are transmitted shall be transmitted in the following order. If a status control symbol is transmitted it shall be transmitted first before any of the VC-status control symbols. Any VC-status control symbols that are transmitted shall be transmitted after the status control symbol and in order of increasing VCID.

The buffer status found in the status and VC-status control symbols shall reflect buffer status up to, but not including, the packet associated with the ackID in the packet-not-accepted control symbol.

- Subsequent to the event that caused the port to enter the Input Error-stopped state and prior to the reception of a link-request/port-status control symbol,
  - discard without acknowledgement or error report all packets that are received for VCs operating in RT mode,
  - accept without acknowledgement (accept silently) all error free packets that are received for VCs operating in CT mode for which the VC specified in the packet has buffer space available and
  - discard without acknowledgement all packets that are received for VCs operating in CT mode which are not error free or for which the VC specified in the packet does not have buffer space available.
- When a link-request/port-status control symbol is received from the connected port, cause the output side of the port to transmit a link-response control symbol and if the transmitter-controlled flow control is in use on the link, to also transmit a VC\_Status control symbol for each of VC1-8 that is active. The transmission of a VC\_Status control symbol for each of VC1-8 that is active is optional if receiver-controlled flow control in use on the link. The input side of the port should also cause the output side of the port to transmit a status control symbol (for VC0). The input side of the port then exits the Input Error-stopped state and resumes normal packet reception. The actual transmission of the link-response, VC-status, and status control symbols may occur after the input side of the port exits the Input Error-stopped state and resumes normal packet reception.
- The transmission of the link-response, status and VC-status control symbols is subject to the following requirements.
  - The link-response control symbol shall be transmitted either before any of the status and VC-status control symbols are transmitted or after all of the status and VC-status control symbols are transmitted.
  - The status and VC-status control symbols that are transmitted shall be transmitted in the following order. If a status control symbol is transmitted it shall be transmitted first before any of the VC-status control symbols. Any VC-status control symbols that are transmitted shall be transmitted after the status control symbol and in order of increasing VCID.
  - The link-response control symbol shall not be transmitted until the input side of the port is ready to resume packet reception and either the buffer consumption of all packets received by the port before the link-request/port-status control symbol has been determined or the port can maintain the distinction after packet reception resumes between packets received before the reception of the link-request/port-status control symbol and packets received after the reception of the link-request/port-status control symbol (as the processing of packets received before the link-request/port-status control symbol differs from the processing of packets received after the link-request/port-status control symbol).
  - The status or VC-status control symbol for a VC operating in RT mode shall indicate the number of receive buffers available for that VC inclusive of the

- buffer consumption of all packets received and accepted by the port for that VC before the event that caused the port to enter the Input Error-stopped state.
- The VC-status control symbol for a VC operating in CT mode shall indicate the number of receive buffers available for that VC inclusive of the buffer consumption of all packets received and accepted by the port for that VC before the link-request/port-status control symbol was received.
- The status and VC-status control symbols shall be transmitted before any packet acknowledgment control symbols are transmitted for packets received after the link-request/port-status control symbol was received.

An example state machine with the behavior described in this section is included in Section C.3, "Error Recovery".

# **6.13.2.7 Output Error-Stopped Recovery Process**

To recover from the Output Error-stopped state, the output side of a port takes the following actions.

- Immediately stops transmitting new packets.
- Resets the link packet acknowledgment timers for all transmitted but unacknowledged packets. (This prevents the generation of spurious timeout errors.)
- Transmits a link-request/port-status (restart-from-error) control symbol. (The link-request/port-status control symbol causes the connected port to transmit a link-response control symbol that contains the port\_status and ackID\_status of the input side of the port. The ackID\_status field contains the ackID value that is expected in the next packet that the connected port receives.)
- If the optional ability to perform error recovery with the ackID in the packet-not-accepted control symbol is enabled, and receipt of a Packet Not Accepted control symbol was the cause of entering the Output Error-Stopped state, then the port exits the output error-stopped state. VCs operating in RT mode back up to the first unaccepted packet in each VC. VCs operating in CT mode silently assume the unacknowledged packets were accepted and adjust their state accordingly.
- If the optional ability to perform error recovery with the ackID in the packet-not-accepted control symbol is disabled, or the port entered the Output Error-Stopped state for a reason other than receipt of a packet not accepted control symbol, the port waits until the link-response is received, VCs operating in RT mode back up to the first unaccepted packet in each VC. VCs operating in CT mode silently assume the unacknowledged packets were accepted and adjust their state accordingly.
- The port exits the Output Error-stopped state and resumes transmission with the next RT or CT packet according to the bandwidth allocation algorithm using the ackID value contained in the link-response control symbol.

• If the ability to perform error recovery using the ackID in the packet-not-accepted control symbol is enabled, and receipt of a Packet Not Accepted control symbol was the cause of previously entering the Output Error-Stopped state, then receipt of a link-response shall complete the outstanding link-request/port-status control symbol, allowing another link-request/port-status control symbol to be transmitted. The contents of the link-response control symbol shall be treated as informational in this case.

An example state machine with the behavior described in this section is included in Section C.3, "Error Recovery".

## 6.14 Error Detection and Recovery for Error Free Mode Link Operation

Isochronous streams which occupy a high percentage of the link bandwidth, or which are sent over long links with large link latencies, are disrupted by the error recovery mechanism detailed in "Section 6.13, Error Detection and Recovery for Reliable Transmission" on page 316. In Error Free Mode (EFM), error recovery mechanisms are disabled and packets are never retransmitted, allowing isochronous data streams to be carried over long distances with 100% link occupancy.

An EFM processing element shall always transmit the oldest packet of highest priority available. After each packet is transmitted, an EFM processing element shall operate as if the packet was immediately and successfully acknowledged by the link partner.

An EFM processing element may terminate a packet with a stomp control symbol to cancel the packet. An EFM processing element shall silently discard a received canceled packet.

An EFM processing element shall continue to detect idle sequence errors, control symbol errors, column padding errors, and packet errors as described in Section 6.13.2.2, "Idle Sequence Errors", Section 6.13.2.3, "Control Symbol Errors", and Section 6.13.2.4, "Packet Errors", with the following exceptions:

- An EFM processing element shall not detect timeout errors
- An EFM processing element shall not check ackID values in control symbols or packets.

The error recovery process for an EFM processing element is as follows:

- A packet which is currently being received may be discarded depending on the error. It is strongly recommended that switch devices discard any packets which are not correctly delimited or for which corruption is detected. Endpoint devices may choose to process such corrupted packets.
- Packets shall not be accepted until after an error free start of packet control symbol is received.

- An EFM processing element shall not transmit packet-not-accepted control symbols, and shall ignore received packet-not-accepted control symbols.
- An EFM processing element shall not transmit link-request/port-status control symbols, and shall ignore received link-request/port-status control symbols.
- An EFM processing element shall not transmit link-response control symbols, and shall ignore received link-response control symbols.

An EFM processing element shall obey the deadlock prevention rules found in Section 6.12, "Deadlock Avoidance". An EFM processing element may transmit buffer status as required for receiver or transmitter based flow control as described in Section 6.9, "Flow Control", or employ V0Q Backpressure as described in RapidIO<sup>TM</sup> Interconnect Specification Part 12: Virtual Output Queueing. An EFM processing element shall silently drop a received packet when no buffer space exists for that packet. An EFM processing element shall not transmit retry or restart-from-retry control symbols, and shall ignore received retry and restart-from-retry control symbols.

## 6.15 Power Management

Power management is currently beyond the scope of this specification and is implementation dependent. A device that supports power management features can make these features accessible to the rest of the system using the device's local configuration registers.

## **Chapter 7 LP-Serial Registers**

### 7.1 Introduction

This chapter describes the visible register set that allows an external processing element to determine the capabilities, configuration, and status of a processing element using this Physical Layer Specification. This chapter only describes registers or register bits defined by this specification. Refer to the other RapidIO Logical, Transport, and Physical specifications of interest to determine a complete list of registers and bit definitions.

There are four types of LP-Serial devices, an endpoint device, an endpoint device with additional software recovery registers, an endpoint free (or switch) device, and an endpoint free device with additional software recovery registers. Each has a different set of CSRs, specified in Section 7.5.1, Section 7.5.2, Section 7.5.3, and Section 7.5.4, respectively. All four device types have the same CARs, specified in Section 7.4.

Devices supporting Virtual Channels contain an additional register block for configuring VC support for each port. That block is added on after the above register block using a separate EF\_PTR, as described in Section 7.8.

## 7.2 Register Map

These registers utilize the Extended Features blocks and can be accessed using *RapidIO Part 1: Input/Output Logical Specification* maintenance operations. Any register offsets not defined are considered reserved for this specification unless otherwise stated. Other registers required for a processing element are defined in other applicable RapidIO specifications and by the requirements of the specific device and are beyond the scope of this specification. Read and write accesses to reserved register offsets shall terminate normally and not cause an error condition in the target device.

The Extended Features pointer (EF\_PTR) defined in the RapidIO logical specifications contains the offset of the first Extended Features block in the Extended Features data structure for a device. The LP-Serial physical features block may exist in any position in the Extended Features data structure and may exist in any portion of the Extended Features Space in the register address map for the device.

Register bits defined as reserved are considered reserved for this specification only. Bits that are reserved in this specification may be defined in another RapidIO specification.

Table 7-1. LP-Serial Register Map

| Configuration<br>Space Byte<br>Offset | Register Name                   |
|---------------------------------------|---------------------------------|
| 0x0-F                                 | Reserved                        |
| 0x10-13                               | Processing Element Features CAR |
| 0x14-0xFF                             | Reserved                        |
| 0x100–<br>FFFF                        | Extended Features Space         |
| 0x10000–<br>FFFFFF                    | Implementation-defined Space    |

## 7.3 Reserved Register, Bit and Bit Field Value Behavior

Table 7-2 describes the required behavior for accesses to reserved register bits and reserved registers for the RapidIO register space,

**Table 7-2. Configuration Space Reserved Access Behavior** 

| Byte Offset | Space Name                            | Item                       | Initiator behavior                                                                      | Target behavior                               |
|-------------|---------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------|
| 0x0-3F      | Capability Register Space             | Reserved bit               | read - ignore returned value <sup>1</sup>                                               | read - return logic 0                         |
|             | (CAR Space - this space is read-only) |                            | write -                                                                                 | write - ignored                               |
|             |                                       |                            | read - ignore returned value<br>unless<br>implementation-defined<br>function understood | read - return<br>implementation-defined value |
|             |                                       |                            | write -                                                                                 | write - ignored                               |
|             |                                       | Reserved register          | read - ignore returned value                                                            | read - return logic 0s                        |
|             |                                       |                            | write -                                                                                 | write - ignored                               |
| 0x40-FF     | Command and Status                    | Reserved bit               | read - ignore returned value                                                            | read - return logic 0                         |
|             | Register Space (CSR<br>Space)         |                            | write - preserve current value <sup>2</sup>                                             | write - ignored                               |
|             |                                       | Implementation-defined bit | read - ignore returned value<br>unless<br>implementation-defined<br>function understood | read - return<br>implementation-defined value |
|             |                                       |                            | write - preserve current value<br>if implementation-defined<br>function not understood  | write -<br>implementation-defined             |
|             |                                       | Reserved register          | read - ignore returned value                                                            | read - return logic 0s                        |
|             |                                       |                            | write -                                                                                 | write - ignored                               |

**Table 7-2. Configuration Space Reserved Access Behavior (Continued)** 

| Byte Offset        | Space Name                      | Item                       | Initiator behavior                                                                      | Target behavior                               |
|--------------------|---------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------|
| 0x100-             | Extended Features Space         | Reserved bit               | read - ignore returned value                                                            | read - return logic 0                         |
| FFFF               |                                 |                            | write - preserve current value                                                          | write - ignored                               |
|                    |                                 | Implementation-defined bit | read - ignore returned value<br>unless<br>implementation-defined<br>function understood | read - return<br>implementation-defined value |
|                    |                                 |                            | write - preserve current value<br>if implementation-defined<br>function not understood  | write -<br>implementation-defined             |
|                    |                                 | Reserved register          | read - ignore returned value                                                            | read - return logic 0s                        |
|                    |                                 |                            | write -                                                                                 | write - ignored                               |
| 0x10000–<br>FFFFFF | Implementation-defined<br>Space | Reserved bit and register  | All behavior implementation-de                                                          | efined                                        |

<sup>&</sup>lt;sup>1</sup>Do not depend on reserved bits being a particular value; use appropriate masks to extract defined bits from the read value.

When a writable bit field is set to a reserved value, device behavior is implementation specific.

<sup>&</sup>lt;sup>2</sup>All register writes shall be in the form: read the register to obtain the values of all reserved bits, merge in the desired values for defined bits to be modified, and write the register, thus preserving the value of all reserved bits.

## 7.4 Capability Registers (CARs)

Every processing element shall contain a set of registers that allows an external processing element to determine its capabilities using the I/O logical maintenance read operation. All registers are 32 bits wide and are organized and accessed in 32-bit (4 byte) quantities, although some processing elements may optionally allow larger accesses. CARs are read-only. Refer to Table 7-2 for the required behavior for accesses to reserved registers and register bits.

CARs are big-endian with bit 0 the most significant bit.

## 7.4.1 Processing Element Features CAR (Configuration Space Offset 0x10)

The processing element features CAR identifies the major functionality provided by the processing element. The bit settings are shown in Table 7-3.

**Table 7-3. Bit Settings for Processing Element Features CAR** 

| Bits  | Name                    | Description                                                                                                                                                                                                                                          |
|-------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0–3   | _                       | Reserved                                                                                                                                                                                                                                             |
| 4     | Multiport               | This bit shall be implemented by devices that support Baud Rate Class 2 or Baud Rate Class 3, but is optional for devices that do not support those baud rate classes. If this bit is not implemented it is Reserved.                                |
|       |                         | If this bit is implemented, the Switch Port Information CAR at Configuration Space Offset 0x14 (see <i>RapidIO Part 1: I/O Logical Specification</i> ) shall be implemented regardless of the state of bit 3 of the Processing Element Features CAR. |
|       |                         | Indicates whether the PE implements multiple external RapidIO ports 0b0 - PE does not implement multiple external RapidIO ports 0b1 - PE implements multiple external RapidIO ports                                                                  |
| 5–9   | _                       | Reserved                                                                                                                                                                                                                                             |
| 10    | Error Free Mode support | 0b0 - PE does not implement Error Free Mode<br>0b1 - PE implements Error Free Mode                                                                                                                                                                   |
| 11–24 | _                       | Reserved                                                                                                                                                                                                                                             |
| 25    | Implementation-defined  | Implementation-defined                                                                                                                                                                                                                               |
| 26    | CRF Support             | PE supports the Critical Request Flow (CRF) indicator 0b0 - Critical Request Flow is not supported 0b1 - Critical Request Flow is supported                                                                                                          |
| 27–31 | _                       | Reserved                                                                                                                                                                                                                                             |

### 7.5 LP-Serial Extended Feature Blocks

This section describes the LP-Serial Extended Features Blocks. There is a separate Extended Features block for each of the following types of processing elements.

Generic endpoint devices

Generic endpoint devices, software assisted error recovery option

Generic endpoint free devices

Generic endpoint free devices, software assisted error recovery option

All registers in the LP-Serial Extended Feature Blocks are 32 bits in length and aligned to 32 bit boundaries. The details of the registers used are specified in Section 7.6.

### 7.5.1 Generic Endpoint Devices

This section specifies the LP-Serial registers comprising the LP-Serial Extended Features Block for a generic endpoint device. This Extended Features register block is assigned Extended Features block ID=0x0001 for devices using Register Map - I, and Extended Features block ID=0x0011 for devices using Register Map - II.

Table 7-4 and Table 7-5 show the register maps of the RapidIO LP-Serial Extended Features Block for different device classes. The register maps specify the registers that comprise these Extended Features Blocks.

## 7.5.2 Generic Endpoint Devices, Software-assisted Error Recovery Option

This section specifies the LP-Serial registers comprising the LP-Serial Extended Features Block for a generic endpoint device that supports software assisted error recovery. This is most useful for devices that for whatever reason do not want to implement error recovery in hardware and to allow software to generate link-request control symbols and see the results of the responses and for device debug. This Extended Features register block is assigned Extended Features block ID=0x0002 for devices using Register Map - I, and Extended Features block ID=0x0012 for devices using Register Map - II.

Table 7-4 and Table 7-5 show the register maps of the RapidIO LP-Serial Extended Features Block for different device classes. The register maps specify the registers that comprise these Extended Features Blocks.

## 7.5.3 Generic Endpoint Free Devices

This section specifies the LP-Serial registers comprising the LP-Serial Extended Features Block for a generic device that does not contain endpoint functionality (i.e.

switches). This Extended Features register block uses extended features block ID=0x0003 for devices using Register Map - I, and Extended Features block ID=0x0013 for devices using Register Map - II.

Table 7-4 and Table 7-5 show the register maps of the RapidIO LP-Serial Extended Features Block for different device classes. The register maps specify the registers that comprise these Extended Features Blocks.

## 7.5.4 Generic Endpoint Free Devices, Software-assisted Error Recovery Option

This section specifies the LP-Serial registers comprising the LP-Serial Extended Features Block for a generic device that does not contain endpoint functionality but that does support software assisted error recovery. Typically these devices are switches. This is most useful for devices that for whatever reason do not want to implement error recovery in hardware and to allow software to generate link-request control symbols and see the results of the responses and for device debug. This Extended Features register block is assigned Extended Features block ID=0x0009 for devices using Register Map - I, and Extended Features block ID=0x0019 for devices using Register Map - II.

Table 7-4 and Table 7-5 show the register maps of the RapidIO LP-Serial Extended Features Block for different device classes. The register maps specify the registers that comprise these Extended Features Blocks.

### 7.5.5 Register Map - I

Table 7-4 defines the register maps that may be used for devices which only support IDLE1 or IDLE2 operation. An "X" in a column indicates that the register shall be implemented for the indicated Extended Features Block ID. An "O" in a column indicates that the register may optionally be implemented for the indicated Extended Features Block ID.

The Extended Features Block IDs 0x0001, 0x0002, 0x0003, and 0x0009 are deprecated in favor of Register Map - II defined for IDLE3 devices defined in "Section 7.5.6, Register Map - II" on page 334.

The structure and use of the individual registers comprising Register Map - I is specified in Section 7.6.

The required behavior for accesses to reserved registers and register bits is specified in Table 7-2.

The Block Byte Offset is the offset relative to the 16-bit Extended Features Pointer (EF\_PTR) that points to the beginning of the block. The address of a byte in the block is calculated by adding the block byte offset to EF\_PTR that points to the beginning of the block. This is denoted as [EF\_PTR+xx], where xx is the block byte

offset in hexadecimal.

This register map is currently only defined for devices with up to 16 RapidIO ports, but can be extended or shortened as required for a device. For example, a device with four RapidIO ports is only required to use register map space corresponding to offsets  $[EF\_PTR + 0x00]$  through  $[EF\_PTR + 0xBC]$ . Register map offset  $[EF\_PTR + 0xC0]$  can be used for another Extended Features block.

Table 7-4. LP-Serial Register Map - I

|            | Block                                                          |                                      | Extended Features Block ID |        |        |          |  |
|------------|----------------------------------------------------------------|--------------------------------------|----------------------------|--------|--------|----------|--|
|            | Byte Register Name Offset  0x0 LP-Serial Register Block Header |                                      | End                        | point  | Endpo  | int Free |  |
|            |                                                                |                                      | 0x0001                     | 0x0002 | 0x0003 | 0x0009   |  |
|            | 0x0                                                            | LP-Serial Register Block Header      | X                          | X      | X      | X        |  |
|            | 0x4-1C                                                         | Reserved                             |                            |        | -      | l        |  |
| eral       | 0x20                                                           | Port Link Timeout Control CSR        | X                          | X      | X      | X        |  |
| General    | 0x24                                                           | Port Response Timeout Control CSR    | X                          | X      | -      | -        |  |
|            | 0x28-38                                                        | Reserved                             |                            | •      | -      | 1        |  |
|            | 0x3C Port General Control CSR                                  |                                      | X                          | X      | X      | X        |  |
|            | 0x40                                                           | Port 0 Link Maintenance Request CSR  | -                          | X      | -      | X        |  |
|            | 0x44                                                           | Port 0 Link Maintenance Response CSR | -                          | X      | -      | X        |  |
|            | 0x48                                                           | Port 0 Local ackID Status CSR        | -                          | X      | -      | X        |  |
| 0 1        | 0x4C                                                           | Port 0 Initialization Status CSR     | 0                          | О      | О      | 0        |  |
| Port 0     | 0x50                                                           | Reserved                             |                            |        | _      |          |  |
|            | 0x54                                                           | Port 0 Control 2 CSR                 | X                          | X      | X      | X        |  |
|            | 0x58                                                           | Port 0 Error and Status CSR          | X                          | X      | X      | X        |  |
|            | 0x5C                                                           | Port 0 Control CSR                   | X                          | X      | X      | X        |  |
|            | 0x60                                                           | Port 1 Link Maintenance Request CSR  | -                          | X      | -      | X        |  |
|            | 0x64                                                           | Port 1 Link Maintenance Response CSR | -                          | X      | -      | X        |  |
|            | 0x68                                                           | Port 1 Local ackID Status CSR        | -                          | X      | -      | X        |  |
| 1.1        | 0x6C                                                           | Port 1 Initialization Status CSR     | 0                          | О      | О      | 0        |  |
| Port 1     | 0x70                                                           | Reserved                             |                            | •      | -      | 1        |  |
|            | 0x74                                                           | Port 1 Control 2 CSR                 | X                          | X      | X      | X        |  |
|            | 0x74 Port 1 Error and Status CSR                               |                                      | X                          | X      | X      | X        |  |
|            | 0x7C                                                           | Port 1 Control CSR                   | X                          | X      | X      | X        |  |
| Ports 2-14 | 0x80-218                                                       | Assigned to Port 2-14 CSRs           |                            |        |        |          |  |

Table 7-4. LP-Serial Register Map (Continued)- I

|      | Block          |                                       | -        | Extended Fea | ended Features Block ID |        |  |
|------|----------------|---------------------------------------|----------|--------------|-------------------------|--------|--|
|      | Byte<br>Offset | Register Name                         | Endpoint |              | Endpoint Free           |        |  |
|      | Offset         |                                       | 0x0001   | 0x0002       | 0x0003                  | 0x0009 |  |
|      | 0x220          | Port 15 Link Maintenance Request CSR  | -        | X            | -                       | X      |  |
|      | 0x224          | Port 15 Link Maintenance Response CSR | -        | X            | -                       | X      |  |
|      | 0x228          | Port 15 Local ackID Status CSR        | -        | X            | -                       | X      |  |
| : 15 | 0x22C          | Port 15 Initialization Status CSR     | 0        | О            | 0                       | О      |  |
| Port | 0x230          | Reserved                              |          |              | -                       |        |  |
|      | 0x234          | Port 15 Control 2 CSR                 | X        | X            | X                       | X      |  |
|      | 0x238          | Port 15 Error and Status CSR          | X        | X            | X                       | X      |  |
|      | 0x23C          | Port 15 Control CSR                   | X        | X            | X                       | X      |  |

### 7.5.6 Register Map - II

Table 7-5 defines the register maps that shall be used for devices which support IDLE3 operation. These register maps may be used for devices which only support IDLE1 and/or IDLE2 operation. The four right-most columns indicate register implementation requirements for the Extended Features Block IDs. An "X" in a column indicates that the register shall be implemented for the indicated Extended Features Block ID. An "O" in a column indicates that the register may optionally be implemented for the indicated Extended Features Block ID.

The structure and use of the individual registers comprising Register Map - II is specified in Section 7.6.

The required behavior for accesses to reserved registers and register bits is specified in Table 7-2.

The Block Byte Offset is the offset relative to the 16-bit Extended Features Pointer (EF\_PTR) that points to the beginning of the block. The address of a byte in the block is calculated by adding the block byte offset to EF\_PTR that points to the beginning of the block. This is denoted as [EF\_PTR+xx], where xx is the block byte offset in hexadecimal.

This register map is currently only defined for devices with up to 16 RapidIO ports, but can be extended or shortened as required for a device. For example, a device with four RapidIO ports is only required to use register map space corresponding to offsets [EF\_PTR + 0x00] through [EF\_PTR + 0x13C]. Register map offset [EF\_PTR + 0x140] can be used for another Extended Features block.

Table 7-5. LP-Serial Register Map - II

|         |                      |                                               | E        | xtended Feat | ures Header   | ID     |
|---------|----------------------|-----------------------------------------------|----------|--------------|---------------|--------|
|         | Block Byte<br>Offset | Register Name                                 | Endpoint |              | Endpoint Free |        |
|         |                      |                                               | 0x0011   | 0x0012       | 0x0013        | 0x0019 |
|         | 0x0                  | LP-Serial Register Block Header               | X        | X            | X             | X      |
|         | 0x4-1C               | Reserved                                      |          |              | -             | l      |
| eral    | 0x20                 | Port Link Timeout Control CSR                 | X        | X            | X             | X      |
| General | 0x24                 | Port Response Timeout Control CSR             | X        | X            | -             | -      |
|         | 0x28-38              | Reserved                                      |          | •            | -             | •      |
|         | 0x3C                 | Port General Control CSR                      | X        | X            | X             | X      |
|         | 0x40                 | Port 0 Link Maintenance Request CSR           | -        | X            | -             | X      |
|         | 0x44                 | Port 0 Link Maintenance Response CSR          | -        | X            | -             | X      |
|         | 0x48                 | Reserved                                      |          | •            | 1             | •      |
|         | 0x4C                 | Port 0 Initialization Status CSR              | 0        | О            | О             | О      |
|         | 0x50                 | Reserved                                      |          | •            | -             | •      |
|         | 0x54                 | Port 0 Control 2 CSR                          | X        | X            | X             | X      |
|         | 0x58                 | Port 0 Error and Status CSR                   | X        | X            | X             | X      |
| t 0     | 0x5C                 | Port 0 Control CSR                            | X        | X            | X             | X      |
| Port 0  | 0x60                 | Port 0 Outbound ackID CSR                     | -        | X            | -             | X      |
|         | 0x64                 | Port 0 Inbound ackID CSR                      | -        | X            | -             | X      |
|         | 0x68                 | Port 0 Power Management CSR <sup>1</sup>      | 0        | О            | О             | О      |
|         | 0x6C                 | Port 0 Latency Optimization CSR               | X        | X            | X             | X      |
|         | 0x70                 | Port 0 Link Timers Control CSR                | X        | X            | X             | X      |
|         | 0x74                 | Port 0 Link Timers Control 2 CSR              | X        | X            | X             | X      |
|         | 0x78                 | Port 0 Link Timers Control 3 CSR <sup>1</sup> | X        | X            | X             | X      |
|         | 0x7C                 | Reserved                                      |          | •            | -             |        |

Table 7-5. LP-Serial Register Map - II

|            |                      |                                               | E      | xtended Feat | ures Header   | ID     |
|------------|----------------------|-----------------------------------------------|--------|--------------|---------------|--------|
|            | Block Byte<br>Offset | Register Name                                 | End    | point        | Endpoint Free |        |
|            |                      |                                               | 0x0011 | 0x0012       | 0x0013        | 0x0019 |
|            | 0x80                 | Port 1 Link Maintenance Request CSR           | -      | X            | -             | X      |
|            | 0x84                 | Port 1 Link Maintenance Response CSR          | -      | X            | -             | X      |
|            | 0x88 Reserved        |                                               |        |              | -             |        |
|            | 0x8C                 | Port 1 Initialization Status CSR              | 0      | О            | О             | О      |
|            | 0x90                 | Reserved                                      |        |              | _             |        |
|            | 0x94                 | Port 1 Control 2 CSR                          | X      | X            | X             | X      |
|            | 0x98                 | Port 1 Error and Status CSR                   | X      | X            | X             | X      |
| 1          | 0x9C                 | Port 1 Control CSR                            | X      | X            | X             | X      |
| Port 1     | 0xA0                 | Port 1 Outbound ackID CSR                     | -      | X            | -             | X      |
|            | 0xA4                 | Port 1 Inbound ackID CSR                      | -      | X            | -             | X      |
|            | 0xA8                 | Port 1 Power Management CSR <sup>1</sup>      | О      | О            | О             | О      |
|            | 0xAC                 | Port 1 Latency Optimization CSR               | X      | X            | X             | X      |
|            | 0xB0                 | Port 1 Link Timers Control CSR                | X      | X            | X             | X      |
|            | 0xB4                 | Port 1 Link Timers Control 2 CSR              | X      | X            | X             | X      |
|            | 0xB8                 | Port 1 Link Timers Control 3 CSR <sup>1</sup> | X      | X            | X             | X      |
|            | 0xBC Reserved        |                                               |        |              | -             |        |
| Ports 2-14 | 0xC0-3FC             | Assigned to Port 2-14 CSRs                    |        |              |               |        |

Table 7-5. LP-Serial Register Map - II

|      |                                         |                                                | E        | xtended Feat | ures Header   | ID     |
|------|-----------------------------------------|------------------------------------------------|----------|--------------|---------------|--------|
|      | Block Byte<br>Offset                    | Register Name                                  | Endpoint |              | Endpoint Free |        |
|      | 0.400                                   |                                                | 0x0011   | 0x0012       | 0x0013        | 0x0019 |
|      | 0x400                                   | Port 15 Link Maintenance Request CSR           | -        | X            | -             | X      |
|      | 0x404                                   | Port 15 Link Maintenance Response CSR          | -        | X            | -             | X      |
|      | 0x408                                   | Reserved                                       |          | •            | -             |        |
|      | 0x40C                                   | Port 15 Initialization Status CSR              | О        | О            | О             | О      |
|      | 0x410                                   | Reserved                                       |          | •            | -             |        |
|      | 0x414                                   | Port 15 Control 2 CSR                          | X        | X            | X             | X      |
|      | 0x418                                   | Port 15 Error and Status CSR                   | X        | X            | X             | X      |
| 15   | 0x41C                                   | Port 15 Control CSR                            | X        | X            | X             | X      |
| Port | 0x420                                   | Port 15 Outbound ackID CSR                     | -        | X            | -             | X      |
|      | 0x424                                   | Port 15 Inbound ackID CSR                      | -        | X            | -             | X      |
|      | 0x428                                   | Port 15 Power Management CSR <sup>1</sup>      | О        | О            | О             | О      |
|      | 0x42C                                   | Port 15 Latency Optimization CSR               | X        | X            | X             | X      |
|      | 0x430                                   | Port 15 Link Timers Control CSR                | X        | X            | X             | X      |
|      | 0x434 Port 15 Link Timers Control 2 CSR |                                                | X        | X            | X             | X      |
|      | 0x438                                   | Port 15 Link Timers Control 3 CSR <sup>1</sup> | X        | X            | X             | X      |
|      | 0x43C                                   | Reserved                                       |          | •            | -             |        |

<sup>&</sup>lt;sup>1</sup>These registers are reserved and not in use for devices that only support IDLE1 and/or IDLE2 operation.

## 7.6 LP-Serial Command and Status Registers (CSRs)

All Command and Status registers are 32 bits in length and are aligned to 32 bit boundaries. All CSRs are accessed as 4 byte entities. CSRs are big endian with bit 0 the most significant bit.

Refer to Table 7-2 for the required behavior for accesses to reserved register bits.

For each register the Block Offset is listed, some registers have a different offset or spacing between offsets. Block Offsets that are applicable for Register Map - I are prefixed with "RM-I", and Block Offsets that are applicable for Register Map - II are prefixed with "RM-II". If no prefix is used the Block Offset is the same for all Baud Rate Classes.

## 7.6.1 LP-Serial Register Block Header (Block Offset 0x0)

The LP-Serial register block header register contains the EF\_PTR to the next extended features block and the EF\_ID that identifies LP-Serial Extended Feature Block for which this is the register block header.

Table 7-6. Bit Settings for LP-Serial Register Block Header

| Bit   | Name        | Reset<br>Value | Description                                                               |
|-------|-------------|----------------|---------------------------------------------------------------------------|
| 0-15  | EF_PTR      |                | Hard wired pointer to the next block in the data structure, if one exists |
| 16-31 | 16-31 EF_ID |                | Hard wired Extended Features Block ID                                     |

# 7.6.2 Port Link Timeout Control CSR (Block Offset 0x20)

The port link timeout control register contains the timeout timer value for all ports on a device. This timeout is for link events such as sending a packet to receiving the corresponding acknowledge and sending a link-request to receiving the corresponding link-response. The reset value is the maximum timeout interval, and represents between 3 and 6 seconds.

Table 7-7. Bit Settings for Port Link Timeout Control CSR

| Bit   | Name          | Reset<br>Value | Description            |
|-------|---------------|----------------|------------------------|
| 0–23  | timeout value | All 1s         | timeout interval value |
| 24-31 | _             |                | Reserved               |

# 7.6.3 Port Response Timeout Control CSR (Block Offset 0x24)

The port response timeout control register contains the timeout timer count for all ports on a device. This timeout is for sending a request packet to receiving the corresponding response packet. The reset value is the maximum timeout interval, and represents between 3 and 6 seconds.

Table 7-8. Bit Settings for Port Response Timeout Control CSR

| Bit   | Name          | Reset<br>Value | Description            |
|-------|---------------|----------------|------------------------|
| 0–23  | timeout value | All 1s         | timeout interval value |
| 24-31 | _             |                | Reserved               |

# 7.6.4 Port General Control CSR (Block Offset 0x3C)

The bits accessible through the Port General Control CSR are bits that apply to all ports in a device. There is a single copy of each such bit per device. These bits are also accessible through the Port General Control CSR of any other Physical Layers implemented on a device.

The structure and bit definitions of the Port General Control CSR depend on whether or not the device contains an endpoint. The register bit definitions for a generic endpoint device with or without the software assisted error recovery option are specified in Table 7-9.

Table 7-9. Bit Settings for Port General Control CSR, Generic Endpoint Devices

| Bit  | Name          | Reset<br>Value               | Description                                                                                                                                                                                                                                                                 |
|------|---------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Host          | see<br>footnote <sup>1</sup> | A Host device is a device that is responsible for system exploration, initialization, and maintenance. Agent or slave devices are initialized by Host devices.  0b0 - agent or slave device 0b1 - host device                                                               |
| 1    | Master Enable | see<br>footnote <sup>2</sup> | The Master Enable bit controls whether or not a device is allowed to issue requests into the system. If the Master Enable is not set, the device may only respond to requests.  0b0 - processing element cannot issue requests  0b1 - processing element can issue requests |
| 2    | Discovered    | see<br>footnote <sup>3</sup> | This device has been located by the processing element responsible for system configuration 0b0 - The device has not been previously discovered 0b1 - The device has been discovered by another processing element                                                          |
| 3-31 | _             |                              | Reserved                                                                                                                                                                                                                                                                    |

<sup>&</sup>lt;sup>1</sup>The Host reset value is implementation dependent

The register bit definitions for a generic endpoint free device with or without the software assisted error recovery option are specified in Table 7-10.

Table 7-10. Bit Settings for General Port Control CSR, Generic Endpoint Free Device

| Bit  | Name       | Reset<br>Value               | Description                                                                                                                                                                                                        |
|------|------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1  | _          |                              | Reserved                                                                                                                                                                                                           |
| 2    | Discovered | see<br>footnote <sup>1</sup> | This device has been located by the processing element responsible for system configuration 0b0 - The device has not been previously discovered 0b1 - The device has been discovered by another processing element |
| 3-31 | _          |                              | Reserved                                                                                                                                                                                                           |

<sup>&</sup>lt;sup>1</sup>The Discovered reset value is implementation dependent

<sup>&</sup>lt;sup>2</sup>The Master Enable reset value is implementation dependent

<sup>&</sup>lt;sup>3</sup>The Discovered reset value is implementation dependent

# 7.6.5 Port *n* Link Maintenance Request CSRs (RM-I Block Offsets 0x40, 60, ..., 220) (RM-II Block Offsets 0x40, 80, ..., 400)

The port link maintenance request registers are accessible both by a local processor and an external device. A write to one of these registers generates a link-request control symbol on the corresponding RapidIO port interface.

Table 7-11. Bit Settings for Port *n* Link Maintenance Request CSRs

| Bit   | Name    | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0–28  | _       |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 29-31 | Command | 0ь000          | This field controls the contents of the cmd field sent in the link-request control symbol for Control Symbol 24 and Control Symbol 48. This field controls the least significant 3 bits of the link-request Stype1 field for Control Symbol 64.  If read this field returns the last written value.  When the port is operating in Error Free Mode, writing the value 0b100 (link-request/port-status) shall not result in transmission of a link-request/port-status control symbol. |

# 7.6.6 Port *n* Link Maintenance Response CSRs (RM-I Block Offsets 0x44, 64, ..., 224)

(RM-II Block Offsets 0x44, 84, ..., 404)

The port link maintenance response registers are accessible both by a local processor and an external device. A read to this register returns the status received in a link-response control symbol. The ackID\_status, port\_status, and port\_status\_cs64 fields are defined in Table 3-4, Table 3-14, and Table 3-15, respectively. This register is read-only.

Table 7-12. Bit Settings for Port *n* Link Maintenance Response CSRs

| Bit   | Name             | Reset Value | Description                                                                                                                                                                                                                                                                                        |
|-------|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | response_valid   | 060         | If the link-request causes a link-response, this bit indicates that the link-response has been received and the status fields are valid. If the link-request does not cause a link-response, this bit indicates that the link-request has been transmitted. This bit automatically clears on read. |
| 1–2   | _                |             | Reserved                                                                                                                                                                                                                                                                                           |
| 3-14  | port_status_cs64 | 0x000       | Reserved for Control Symbol 24 and Control Symbol 48 Port status field from Control Symbol 64                                                                                                                                                                                                      |
| 15-26 | ackID_status     | 0x000       | ackID status field from the link-response control symbol. Bits 22 to 26 are valid for Control Symbol 24. Bits 21 to 26 are valid for Control Symbol 48. All bits are valid for Control Symbol 64.                                                                                                  |
| 27-31 | port_status      | 0ь00000     | Reserved for Control Symbol 64 port_status field from the link-response control symbol, Control Symbol 24 and Control Symbol 48.                                                                                                                                                                   |

# 7.6.7 Port *n* Local ackID CSRs (RM-I Block Offsets 0x48, 68, ..., 228)

The port link local ackID status registers are accessible both by a local processor and an external device. A read to this register returns the local ackID status for both the output and input sides of the ports.

This register is only applicable for Control Symbol 24 and Control Symbol 48. Equivalent functionality is provided for Control Symbol 64 through the Port n Outbound ackID CSRs and the Port n Inbound ackID CSRs

Table 7-13. Bit Settings for Port *n* Local ackID Status CSRs

| Bit   | Name                   | Reset<br>Value | Description                                                                                                                                                                                                                        |
|-------|------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Clr_outstanding_ackIDs | 0b0            | Writing 0b1 to this bit causes all outstanding unacknowledged packets to be discarded. This bit should only be written when trying to recover a failed link. This bit is always logic 0 when read.                                 |
| 1     | _                      |                | Reserved                                                                                                                                                                                                                           |
| 2-7   | Inbound_ackID          | 0ь000000       | Input port next expected ackID value. Bit 2 is only valid for Control Symbol 48.                                                                                                                                                   |
| 8-17  | _                      |                | Reserved                                                                                                                                                                                                                           |
| 18-23 | Outstanding_ackID      | 0ь000000       | Output port unacknowledged ackID status. Next expected acknowledge control symbol ackID field that indicates the ackID value expected in the next received acknowledge control symbol. Bit 18 is only valid for Control Symbol 48. |
| 24-25 | _                      |                | Reserved                                                                                                                                                                                                                           |
| 26-31 | Outbound_ackID         | 0ь00000        | Output port next transmitted ackID value. Software writing this value can force retransmission of outstanding unacknowledged packets in order to manually implement error recovery. Bit 26 is only valid for Control Symbol 48.    |

# 7.6.8 Port *n* Initialization Status CSRs (RM-I Block Offsets 0x4C, 6C, ..., 22C) (RM-II Block Offsets 0x4C, 8C, ..., 40C)

The Port *n* Initialization Status CSRs are used to inform software of the progress of various state machines for all baud rates. Implementation of these registers shall be optional. All bits and bit fields in these register shall be as defined in Table 7-14. Unless otherwise specified, the bits and bit fields of these registers shall be read only.

Table 7-14. Bit Settings for Port *n* Initialization Status CSRs

| Bit   | Name                                 | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|--------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-4   | Lane Alignment                       | Impl. Spec.    | State of the lane alignment state machine. This field shall be 0 if the port can only operate in 1x mode.  The encoding of this value is implementation specific.                                                                                                                                                                                                                                           |
| 5     | _                                    |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6-9   | 1x/2x Mode Detection                 | Impl. Spec.    | State of the $1x/2x$ Mode Detection state machine. This field shall be 0 if the port can only operate in the $1x$ mode. The encoding of this value is implementation specific.                                                                                                                                                                                                                              |
| 10    | _                                    |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11-15 | Port Initialization State<br>Machine | Impl. Spec.    | State of the $1x/2x/4x/8x/16x$ port initialization state machine. This field shall be 0 if the port can only operate in 1x mode. The encoding of this value is implementation specific.                                                                                                                                                                                                                     |
| 16-19 | Received status control symbols      | 0ь0000         | Count of the number of consecutive error-free Status control symbols received.  This counter shall not increment once the "link initialized" state has been achieved.                                                                                                                                                                                                                                       |
| 20    | _                                    |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |
| 21-27 | Transmitted status control symbols   | 0Р0000000      | Count of the number of Status control symbols transmitted.  This counter shall continue to increment until the "link initialized" state has been achieved.  If the port can determine the status of the link partner through the contents of the IDLE2 or IDLE3 sequence, this counter shall also continue to increment until the link partner indicates that it has achieved the "port initialized" state. |
| 28-31 | _                                    |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |

# 7.6.9 Port *n* Control 2 CSRs (RM-I Block Offset 0x54, 74, ..., 234) (RM-II Block Offset 0x54, 94, ..., 414)

These registers are accessed when a local processor or an external device wishes to examine the port baudrate information.

Table 7-15. Bit Settings for Port *n* Control 2 CSRs

| Bit | Name                          | Reset<br>Value               | Description                                                                                                                                                                                                                                                                                                                     |
|-----|-------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3 | Selected Baudrate             | 0Р0000                       | Indicates the baudrate at which the initialized port is operating. (read only) 0b0000 - no rate selected 0b0001 - 1.25 Gbaud 0b0010 - 2.5 Gbaud 0b0011 - 3.125 Gbaud 0b0100 - 5.0 Gbaud 0b0100 - 5.0 Gbaud 0b0110 - 10.3125 Gbaud 0b0110 - 10.3125 Gbaud 0b0111 - 12.5 Gbaud 0b1001 - 25.78125 Gbaud 0b1001 - 0b1111 - Reserved |
| 4   | Baudrate Discovery<br>Support | see footnote <sup>1</sup>    | Indicates whether automatic baudrate discovery is supported (read-only) 0b0 - Automatic baudrate discovery not supported 0b1 - Automatic baudrate discovery supported                                                                                                                                                           |
| 5   | Baudrate Discovery<br>Enable  | see footnote <sup>2</sup>    | Controls whether automatic baudrate discovery is enabled 0b0 - Automatic baudrate discovery disabled 0b1 - Automatic baudrate discovery enable The port shall not allow this bit to be set unless it supports baudrate discovery.                                                                                               |
| 6   | 1.25 Gbaud Support            | see<br>footnote <sup>1</sup> | Indicates whether port operation at 1.25 Gbaud is supported (read only) 0b0 - 1.25 Gbaud operation not supported 0b1 - 1.25 Gbaud operation supported                                                                                                                                                                           |
| 7   | 1.25 Gbaud Enable             | see footnote <sup>2</sup>    | Controls whether port operation at 1.25 Gbaud is enabled 0b0 - 1.25 Gbaud operation disabled 0b1 - 1.25 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 1.25 Gbaud.                                                                                                                      |
| 8   | 2.5 Gbaud Support             | see footnote <sup>1</sup>    | Indicates whether port operation at 2.5 Gbaud is supported (read only) 0b0 - 2.5 Gbaud operation not supported 0b1 - 2.5 Gbaud operation supported                                                                                                                                                                              |
| 9   | 2.5 Gbaud Enable              | see footnote <sup>2</sup>    | Controls whether port operation at 2.5 Gbaud is enabled 0b0 - 2.5 Gbaud operation disabled 0b1 - 2.5 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 2.5 Gbaud.                                                                                                                          |
| 10  | 3.125 Gbaud Support           | see<br>footnote <sup>1</sup> | Indicates whether port operation at 3.125 Gbaud is supported (read only) 0b0 - 3.125 Gbaud operation not supported 0b1 - 3.125 Gbaud operation supported                                                                                                                                                                        |
| 11  | 3.125 Gbaud Enable            | see footnote <sup>2</sup>    | Controls whether port operation at 3.125 Gbaud is enabled 0b0 - 3.125 Gbaud operation disabled 0b1 - 3.125 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 3.125 Gbaud.                                                                                                                  |

Table 7-15. Bit Settings for Port n Control 2 CSRs

| Bit   | Name                   | Reset<br>Value            | Description                                                                                                                                                                                                                 |
|-------|------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12    | 5.0 Gbaud Support      | see footnote <sup>1</sup> | Indicates whether port operation at 5.0 Gbaud is supported (read only) 0b0 - 5.0 Gbaud operation not supported 0b1 - 5.0 Gbaud operation supported                                                                          |
| 13    | 5.0 Gbaud Enable       | see footnote <sup>2</sup> | Controls whether port operation at 5.0 Gbaud is enabled 0b0 - 5.0 Gbaud operation disabled 0b1 - 5.0 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 5.0 Gbaud.                      |
| 14    | 6.25 Gbaud Support     | see footnote <sup>1</sup> | Indicates whether port operation at 6.25 Gbaud is supported (read only) 0b0 - 6.25 Gbaud operation not supported 0b1 - 6.25 Gbaud operation supported                                                                       |
| 15    | 6.25 Gbaud Enable      | see footnote <sup>2</sup> | Controls whether port operation at 6.25 Gbaud is enabled 0b0 - 6.25 Gbaud operation disabled 0b1 - 6.25 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 6.25 Gbaud                   |
| 16    | 10.3125 Gbaud Support  | see footnote <sup>1</sup> | Indicates whether port operation at 10.3125 Gbaud is supported (read only) 0b0 - 10.3125 Gbaud operation not supported 0b1 - 10.3125 Gbaud operation supported                                                              |
| 17    | 10.3125 Gbaud Enable   | see footnote <sup>2</sup> | Controls whether port operation at 10.3125 Gbaud is enabled 0b0 - 10.3125 Gbaud operation disabled 0b1 - 10.3125 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 10.3125 Gbaud.      |
| 18    | 12.5 Gbaud Support     | see footnote <sup>1</sup> | Indicates whether port operation at 12.5 Gbaud is supported (read only) 0b0 - 12.5 Gbaud operation not supported 0b1 - 12.5 Gbaud operation supported                                                                       |
| 19    | 12.5 Gbaud Enable      | see footnote <sup>2</sup> | Controls whether port operation at 12.5 Gbaud is enabled 0b0 - 12.5 Gbaud operation disabled 0b1 - 12.5 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 12.5 Gbaud.                  |
| 20    | 25.78125 Gbaud Support | see footnote <sup>1</sup> | Indicates whether port operation at 25.78125 Gbaud is supported (read only) 0b0 - 25.78125 Gbaud operation not supported 0b1 - 25.78125 Gbaud operation supported                                                           |
| 21    | 25.78125 Gbaud Enable  | see footnote <sup>2</sup> | Controls whether port operation at 25.78125 Gbaud is enabled 0b0 - 25.78125 Gbaud operation disabled 0b1 - 25.781255 Gbaud operation enabled The port shall not allow this bit to be set unless it supports 25.78125 Gbaud. |
| 22-26 | _                      |                           | Reserved                                                                                                                                                                                                                    |
| 27    | BRC3 Retraining Enable | see footnote <sup>2</sup> | Controls the behavior for lane retraining for a port operating at Baud Rate Class 3 speeds: 0b0 - Lane retraining is disabled 0b1 - Retrain all lanes if any have "degraded" status                                         |

Table 7-15. Bit Settings for Port n Control 2 CSRs

|        | 1                           | 7-13. Dit 5    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|-----------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Name                        | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bit 28 | Name  Enable Inactive Lanes | Reset<br>Value | Use of the test mode enabled by the implementation of this bit to monitor the behavior of the inactive lanes requires that this bit must be set in both ports and that all link width modes wider than the desired Mx mode must be disabled in the Port n Control CSR of both ports. Failure to meet these requirements will result in unspecified link behavior. (Modes wider than the desired Mx mode must be disabled so that the Initialization state machine ignores the asserted lane_sync signals from the lanes with forced output enables and does not attempt to enter a mode wider than Mx).  When a 1x/Nx or 1x/Mx/Nx port is operating in 1x mode where 1 <m<n "active="" "inactive="" "retimers".="" 0="" 1="" 16,="" 16x="" 1<m<n="" 1x="" 2="" 2x="" 3="" 4="" 4.11.1,="" 4x="" 7="" 8="" 8x="" a="" active="" all="" allows="" and="" are="" as="" asserted="" be="" being="" bit="" both="" by="" can="" carry="" connected="" consistent="" continue="" controlled="" currently="" defined="" disabled.="" enabled="" enables="" example,="" for="" force="" have="" if="" implementation="" implemented="" implemented,="" in="" inactive="" includes="" initialization="" is="" it="" lane="" lanes="" lanes"="" lanes",="" lanes.="" link="" m="" m-1="" mode="" mode,="" mode.="" monitored="" must="" mx="" n="4," n-1="" not="" note="" nx="" obo:="" of="" only="" operating="" optional.="" or="" output="" paragraph,="" port="" port's="" ports.="" previous="" reserved.="" retimers="" section="" shall="" software="" solely="" state<="" supported="" td="" test="" testing="" that="" that,="" the="" this="" though="" through="" to="" traffic,="" traffic.="" used="" using="" when="" where="" while="" with=""></m<n> |
|        |                             |                | 0b1: The port's receivers for the inactive lanes are enabled. The port's drivers for the inactive lanes are output enabled if and only if the port's Initialization state machine is not in the SILENT or SEEK state. A continuous IDLE sequence of the same type as is in use on the active lanes shall be transmitted on the inactive lanes when their transmitters are output enabled. The IDLE sequences transmitted on the inactive lanes shall comply with all rules for that type of IDLE sequence including alignment agrees the inactive lanes, but they are not required to use the same bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                             |                | across the inactive lanes, but they are not required to use the same bit sequences or be aligned in any way relative to the IDLE sequences transmitted on the active lanes. If IDLE2 is being used on the active lanes of the port, the inactive lanes of the port shall report their lane number and port width in the CS Field Marker and handle commands carried in the CS Field as if they were active lanes. If IDLE3 is being used on the active lanes of the port, the inactive lanes of the port shall report their lane number and port width in the Status/Control Ordered Sequence and handle commands carried in the Status/Control Ordered Sequence as if they were active lanes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Table 7-15. Bit Settings for Port n Control 2 CSRs

| Bit | Name                                           | Reset<br>Value               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29  | Data scrambling disable                        | 060                          | Read-write 0b0: transmit scrambler and receive descrambler are enabled. 0b1: The transmit scrambler and receive descrambler are disabled for control symbol and packet data characters. Control symbol and packet data characters are neither scrambled in the transmitter before transmission nor descrambled in the receiver upon reception. The transmit scrambler remains enabled for the generation of pseudo-random data characters for the IDLE2 random data field.  This bit is for test use only and shall not be asserted during normal operation.  For IDLE3 links, a transition of this bit from 0 to 1 shall cause the transmitter to set the link partner's descrambler seed to 0, and set the local transmitter's scrambler seed to 0, for all lanes.  For IDLE3 links, a transition of this bit from 1 to 0 shall cause the transmitter to set the link partner's descrambler seed to a random value for each lane, and set the local transmitter's scrambler seed to match what the link partner was set to. The random value shall not be 0 for any lane. An example set of IDLE3 scrambler values is presented in Table 5-4. It shall be noted that there is a fundamental difference between IDLE2 scrambler disable and IDLE3 scrambler disable,. The disabling of the IDLE2 scrambler need to be configured in both ports of a link and affects both directions together, whereas for IDLE3 the disabling the scrambler is controlled independently in each direction from the transmitters port. |
| 30  | Remote Transmit<br>Emphasis Control<br>Support | see footnote <sup>3</sup>    | Indicates whether the port is able to transmit commands to control the transmit emphasis in the connected port  0b0 - The port does not support transmit emphasis adjustment in the connected port  0b1 - The port supports transmit emphasis adjustment in the connected port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31  | Remote Transmit<br>Emphasis Control Enable     | see<br>footnote <sup>4</sup> | Controls whether the port may adjust the transmit emphasis in the connected port  0b0 - Remote transmit emphasis control is disabled  0b1 - Remote transmit emphasis control is enabled  The port shall not let this bit be set unless remote transmit emphasis control is supported and the link to which the port is connected is using IDLE2 or IDLE3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

<sup>&</sup>lt;sup>1</sup>The reset value is implementation dependent

<sup>&</sup>lt;sup>2</sup>The reset value is 0b1 if feature is supported, otherwise 0b0

<sup>&</sup>lt;sup>3</sup>The Remote Transmit Emphasis Control Support reset value is implementation dependent

<sup>&</sup>lt;sup>4</sup>The Remote Transmit Emphasis Control Enable reset value is implementation dependent

# 7.6.10 Port *n* Error and Status CSRs (RM-I Block Offset 0x58, 78, ..., 238) (RM-II Block Offset 0x58, 98, ..., 418)

These registers are accessed when a local processor or an external device wishes to examine the port error and status information.

Table 7-16. Bit Settings for Port *n* Error and Status CSRs

|     |                             | Reset                                               |                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name                        | Value                                               | Description                                                                                                                                                                                                                                                                                                                                           |
| 0   | Idle Sequence 2 Support     | see<br>footnote <sup>1</sup>                        | Indicates whether the port supports idle sequence 2 for Baud Rate Class 1. 0b0 - idle sequence 2 not supported for Baud Rate Class 1. 0b1 - idle sequence 2 supported for Baud Rate Class 1.                                                                                                                                                          |
| 1   | Idle Sequence 2 Enable      | see footnote <sup>2</sup>                           | Controls whether idle sequence 2 is enabled for Baud Rate Class 1.  0b0 - idle sequence 2 disabled for Baud Rate Class 1.  0b1 - idle sequence 2 enabled for Baud Rate Class 1.  The port shall not allow this bit to be set unless idle sequence 2 is supported and shall not allow this bit to be cleared if only idle sequence 2 is supported.     |
| 2-3 | Idle Sequence               | see<br>footnote <sup>1</sup>                        | Indicates which IDLE sequence is active.  0b00 - idle sequence 1 is active.  0b01 - reserved.  0b10 - idle sequence 2 is active.  0b11 - idle sequence 3 is active.                                                                                                                                                                                   |
| 4   | Flow Control Mode           | 0b0                                                 | Indicates which flow control mode is active (read only).  0b0 - receiver-controlled flow control is active.  0b1 - transmitter-controlled flow control is active.                                                                                                                                                                                     |
| 5-7 | _                           |                                                     | Reserved                                                                                                                                                                                                                                                                                                                                              |
| 8   | IDLE3 Supported             | see footnote <sup>1</sup>                           | Indicates whether the port supports IDLE3 for Baud Rate Class 1 and 2. 0b0 - IDLE3 is not supported for Baud Rate Class 1 and 2 0b1 - IDLE3 is supported for Baud Rate Class 1 and 2 This field is read only.                                                                                                                                         |
| 9   | IDLE3 Enabled               | see footnote <sup>1</sup> see footnote <sup>2</sup> | Controls whether IDLE3 is enabled for Baud Rate Class 1 and 2.  0b0 - IDLE3 is disabled for Baud Rate Class 1 and 2  0b1 - IDLE3 is enabled for Baud Rate Class 1 and 2  This field is read/write. The port shall not allow this bit to be set unless IDLE3 is supported. The port shall not allow this bit to be cleared if only IDLE3 is supported. |
| 10  | _                           |                                                     | Reserved                                                                                                                                                                                                                                                                                                                                              |
| 11  | Output<br>Retry-encountered | 0b0                                                 | Output port has encountered a retry condition. This bit is set when bit 13 is set. Once set, remains set until written with a logic 1 to clear.                                                                                                                                                                                                       |
| 12  | Output Retried              | 0ь0                                                 | Output port has received a packet-retry control symbol and can not make forward progress. This bit is set when bit 13 is set and is cleared when a packet-accepted or a packet-not-accepted control symbol is received (read-only).                                                                                                                   |
| 13  | Output Retry-stopped        | 0b0                                                 | Output port has received a packet-retry control symbol and is in the "output retry-stopped" state (read-only).                                                                                                                                                                                                                                        |
| 14  | Output<br>Error-encountered | 060                                                 | Output port has encountered (and possibly recovered from) a transmission error. This bit is set when bit 15 is set. Once set, remains set until written with a logic 1 to clear.                                                                                                                                                                      |

Table 7-16. Bit Settings for Port *n* Error and Status CSRs

| Bit   | Name                    | Reset<br>Value                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Output Error-stopped    | 0b0                                                 | Output is in the "output error-stopped" state (read-only).                                                                                                                                                                                                                                                                                                                                                                               |
| 16-20 | _                       |                                                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 21    | Input Retry-stopped     | 0b0                                                 | Input port is in the "input retry-stopped" state (read-only).                                                                                                                                                                                                                                                                                                                                                                            |
| 22    | Input Error-encountered | 060                                                 | Input port has encountered (and possibly recovered from) a transmission error. This bit is set when bit 23 is set. Once set, remains set until written with a logic 1 to clear.                                                                                                                                                                                                                                                          |
| 23    | Input Error-stopped     | 0b0                                                 | Input port is in the "input error-stopped" state (read-only).                                                                                                                                                                                                                                                                                                                                                                            |
| 24    | DME Supported           | see footnote 1                                      | Indicates whether the port supports DME training for all baud rate classes.  0b0 - DME training is not supported  0b1 - DME training is supported  If the IDLE3 Supported bit is clear, this bit shall not be set.                                                                                                                                                                                                                       |
| 25    | DME Enabled             | see footnote <sup>1</sup> see footnote <sup>2</sup> | Controls whether DME training is enabled for all baud rates.  0b0 - DME training is disabled  0b1 - DME training is enabled  The port shall not allow this bit to be set unless DME training is supported.  The port shall not allow this bit to be cleared if only DME training is supported.  If the IDLE3 Enabled bit is clear, this bit shall not be set.                                                                            |
| 26    | Port-write Disabled     | 060                                                 | The port-write disable field shall control whether the port can trigger port-write transmission and interrupt assertion for the device.  0b0 - Events for this port shall trigger port-write transmission and interrupt assertion for as long as the port-write pending bit is set.  0b1 - Events for this port shall not trigger port-write transmission and interrupt assertion regardless of the state of the port-write pending bit. |
| 27    | Port-write Pending      | 0b0                                                 | Port has encountered a condition which required it to initiate a Maintenance Port-write operation. This bit is only valid if the device is capable of issuing a maintenance port-write transaction. Once set remains set until written with a logic 1 to clear.                                                                                                                                                                          |
| 28    | Port Unavailable        | see footnote <sup>3</sup>                           | Indicates whether or not the port is available (read only). The port's resources may have been merged with another port to support wider links. 0b0 - The port is available for use. 0b1 - The port is not available for use.                                                                                                                                                                                                            |
| 29    | Port Error              | 0b0                                                 | Input or output port has encountered an error from which hardware was unable to recover. Once set, remains set until written with a logic 1 to clear.                                                                                                                                                                                                                                                                                    |
| 30    | Port OK                 | 0b0                                                 | The input and output ports are initialized and the port is exchanging error-free control symbols with the attached device (read-only).                                                                                                                                                                                                                                                                                                   |
| 31    | Port Uninitialized      | 0b1                                                 | Input and output ports are not initialized. This bit and bit 30 are mutually exclusive (read-only).                                                                                                                                                                                                                                                                                                                                      |

<sup>&</sup>lt;sup>1</sup>The reset value is implementation dependent

<sup>&</sup>lt;sup>2</sup>The reset value is 0b1 if feature is supported, otherwise 0b0

<sup>&</sup>lt;sup>3</sup>The Port Unavailable reset value is implementation dependent

### 7.6.11 Port n Control CSRs

(RM-I Block Offsets 0x5C, 7C, ..., 23C)

(RM-II Block Offsets 0x5C, 9C, ..., 41C)

The port n control registers contain control register bits for individual ports on a processing element.

Table 7-17. Bit Settings for Port *n* Control CSRs

| Bit | Name                   | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1 | Port Width Support     | see footnote <sup>1</sup> | Indicates port width modes supported by the port (read-only). This field is used in conjunction with the Extended Port Width Support field of this register. The bits of these two fields collectively indicate the port width modes supported by the port in addition to 1x mode which is supported by all ports  Bit 0:  0b0 - 2x mode not supported  0b1 - 2x mode not supported  Bit 1:  0b0 - 4x mode not supported  0b1 - 4x mode supported |
| 2-4 | Initialized Port Width | see footnote <sup>2</sup> | Indicates the width of the link after port initialization when the port is operating in symmetric mode. When the port is operating in asymmetric mode, indicates the maximum width of the link after port initialization. (read only)  0b000 - 1 lane (1x mode) 0b001 - 1 lane (1x mode) receiving on lane R 0b010 - 4 lanes (4x mode) 0b011 - 2 lanes (2x mode) 0b100 - 8 lanes (8x mode) 0b101 - 16 lanes (16x mode) 0b110 - 0b111 - Reserved   |

| Bit   | Name                | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                 |
|-------|---------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 - 7 | Port Width Override | 0ь000                     | Soft port configuration to control the width modes available for port initialization. The bits in this field are used and defined in conjunction with the bits of the Extended Port Width Override field (bits 16-17).                                                                                      |
|       |                     |                           | When bit $[5] = 0b0$ , bits 16-17 are Reserved                                                                                                                                                                                                                                                              |
|       |                     |                           | When bit $[5] = 0b1$ ,                                                                                                                                                                                                                                                                                      |
|       |                     |                           | bit 6 controls the enabling of 4x mode,                                                                                                                                                                                                                                                                     |
|       |                     |                           | bit 7 controls the enabling of 2x mode,                                                                                                                                                                                                                                                                     |
|       |                     |                           | bit 16 controls the enabling of 8x mode and                                                                                                                                                                                                                                                                 |
|       |                     |                           | bit 17 controls the enabling of 16x mode.                                                                                                                                                                                                                                                                   |
|       |                     |                           | Port n Control CSR bits [5-7,16-17]                                                                                                                                                                                                                                                                         |
|       |                     |                           | 0b000xx - All lanes widths supported by the port are enabled 0b001xx - Reserved                                                                                                                                                                                                                             |
|       |                     |                           | 0b010xx - Reserved<br>0b010xx - Force 1x mode, lane R not forced                                                                                                                                                                                                                                            |
|       |                     |                           | 0b011xx - Force 1x mode, force lane R                                                                                                                                                                                                                                                                       |
|       |                     |                           | 0b10000 - Implementation specific behavior                                                                                                                                                                                                                                                                  |
|       |                     |                           | 0b10001 - 16x mode enabled; 2x, 4x and 8x modes disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b10010 - 8x mode enabled; 2x, 4x and 16x modes disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b10011 - 8x and 16x modes enabled; 2x and 4x modes disabled                                                                                                                                                                                                                                                |
|       |                     |                           | 0b10100 - 2x mode enabled; 4x, 8x and 16x modes disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b10101 - 2x and 16x modes enabled; 4x and 8x modes disabled                                                                                                                                                                                                                                                |
|       |                     |                           | 0b10110 - 2x and 8x modes enabled; 4x and 16x modes disabled 0b10111 - 2x, 8x and 16x modes enabled; 4x mode disabled                                                                                                                                                                                       |
|       |                     |                           | 0b11000 - 4x mode enabled; 2x, 8x and 16x modes disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b11001 - 4x and 16x modes enabled; 2x and 8x modes disabled                                                                                                                                                                                                                                                |
|       |                     |                           | 0b11010 - 4x and 8x modes enabled; 2x and 16x modes disabled<br>0b11011 - 4x, 8x and 16x modes enabled; 2x mode disabled                                                                                                                                                                                    |
|       |                     |                           | 0b11100 - 2x and 4x modes enabled; 8x and 16x modes disabled                                                                                                                                                                                                                                                |
|       |                     |                           | 0b11101 - 2x, 4x and 16x modes enabled; 8x mode disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b11110 - 2x, 4x and 8x modes enabled; 16x mode disabled                                                                                                                                                                                                                                                    |
|       |                     |                           | 0b11111- 2x, 4x, 8x and 16 x modes enabled                                                                                                                                                                                                                                                                  |
|       |                     |                           | The port shall not allow the enabling of a link width mode that is not supported by the port.                                                                                                                                                                                                               |
|       |                     |                           | A change in the value of the Port Width Override or Extended Port Width Override field shall cause the port to re-initialize using the new field value(s).                                                                                                                                                  |
| 8     | Port Disable        | 0ь0                       | Port disable: 0b0 - port receivers/drivers are enabled 0b1 - port receivers/drivers are disabled and are unable to receive/transmit any packets or control symbols                                                                                                                                          |
| 9     | Output Port Enable  | see footnote <sup>3</sup> | Output port transmit enable: 0b0 - port is stopped and not enabled to issue any packets except to route or respond to I/O logical MAINTENANCE packets. Control symbols are not affected and are sent normally. This is the recommended state after device reset. 0b1 - port is enabled to issue any packets |

| Bit   | Name                            | Reset<br>Value               | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|---------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | Input Port Enable               | see<br>footnote <sup>4</sup> | Input port receive enable:  0b0 - port is stopped and only enabled to route or respond I/O logical MAINTENANCE packets. Other packets generate packet-not-accepted control symbols to force an error condition to be signaled by the sending device. Control symbols are not affected and are received and handled normally. This is the recommended state after device reset.  0b1 - port is enabled to respond to any packet |
| 11    | Error Checking Disable          | 060                          | This bit disables all RapidIO transmission error checking 0b0 - Error checking and recovery is enabled 0b1 - Error checking and recovery is disabled Device behavior when error checking and recovery is disabled and an error condition occurs is undefined.  The PE shall operate in Error Free Mode, as defined in "Section 6.14,                                                                                           |
|       |                                 |                              | Error Detection and Recovery for Error Free Mode Link Operation" on page 325, when the Error Checking Disable bit is set and bit 10 of the "Section 7.4.1, Processing Element Features CAR" on page 330 is set.                                                                                                                                                                                                                |
| 12    | Multicast-event<br>Participant  | see<br>footnote <sup>5</sup> | Send incoming Multicast-event control symbols to this port (multiple port devices only)                                                                                                                                                                                                                                                                                                                                        |
| 13    | _                               |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 14    | Enumeration Boundary            | see footnote <sup>6</sup>    | An enumeration boundary aware system enumeration algorithm shall honor this flag. The algorithm, on either the ingress or the egress port, shall not enumerate past a port with this bit set. This provides for software enforced enumeration domains within the RapidIO fabric.                                                                                                                                               |
| 15    | _                               |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 16-17 | Extended Port Width<br>Override | 0b00                         | Extended soft port configuration to control the width modes available for port initialization. The bits in this field are used and defined in conjunction with the bits in the Port Width Override field. See the Description of the Port Width Override field for the specification of these bits.                                                                                                                            |
| 18-19 | Extended Port Width<br>Support  | see footnote <sup>7</sup>    | Indicates additional port width modes supported by the port (read-only). This field is used in conjunction with the Port Width Support field of this register. The bits of these two fields collectively indicate the port width modes supported by the port in addition to 1x mode which is supported by all ports                                                                                                            |
|       |                                 |                              | Bit 18:<br>0b0 - 8x mode not supported<br>0b1 - 8x mode supported                                                                                                                                                                                                                                                                                                                                                              |
|       |                                 |                              | Bit 19:<br>0b0 - 16x mode not supported<br>0b1 - 16x mode supported                                                                                                                                                                                                                                                                                                                                                            |
| 20-27 | Implementation-defined          |                              | Implementation-defined                                                                                                                                                                                                                                                                                                                                                                                                         |
| 28-30 | _                               |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 31    | Port Type                       |                              | This indicates the port type (read only) 0b0 - Reserved 0b1 - Serial port                                                                                                                                                                                                                                                                                                                                                      |

<sup>&</sup>lt;sup>1</sup>The Port Width reset value is implementation dependent

 $<sup>^2{\</sup>rm The}$  Initialized Port Width reset value is implementation dependent

<sup>&</sup>lt;sup>3</sup>The Output Port Enable reset value is implementation dependent

<sup>&</sup>lt;sup>4</sup>The Input Port Enable reset value is implementation dependent

<sup>&</sup>lt;sup>5</sup>The Multicast-event Participant reset value is implementation dependent

<sup>&</sup>lt;sup>6</sup>The Enumeration Boundary reset value is implementation dependent; provision shall be made to allow the reset value to be configurable if this feature is supported

<sup>&</sup>lt;sup>7</sup>The Extended Port Width Support reset value is implementation dependent

# 7.6.12 Port *n* Outbound ackID CSRs (RM-II Block Offsets 0x60, 0xA0, ..., 0x420)

The port link local ackID status registers are accessible both by a local processor and an external device. A read to this register returns the local ackID status for the output side of the port at the time the read was initiated, and before a maintenance response, if any, was generated.

Table 7-18. Bit Settings for Port n Outbound ackID Status CSRs

| Bit   | Name                   | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                              |
|-------|------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Clr_outstanding_ackIDs | 0b0            | Writing 0b1 to this bit causes all outstanding unacknowledged packets to be discarded. This bit should only be written when trying to recover a failed link. This bit is always logic 0 when read.                                                                                                                       |
| 1-7   | _                      | All 0's        | Reserved                                                                                                                                                                                                                                                                                                                 |
| 8-19  | Outstanding_ackID      | 0x000          | Output port unacknowledged ackID status. Next expected acknowledge control symbol ackID field that indicates the ackID value expected in the next received acknowledge control symbol. Bits 15-19 are valid for Control Symbol 24. Bits 14-19 are valid for Control Symbol 48. All bits are valid for Control Symbol 64. |
| 20-31 | Outbound_ackID         | 0x000          | Output port next transmitted ackID value. Software writing this value can force retransmission of outstanding unacknowledged packets in order to manually implement error recovery. Bits 27-31 are valid for Control Symbol 24. Bits 26-31 are valid for Control Symbol 48. All bits are valid for Control Symbol 64.    |

# 7.6.13 Port *n* Inbound ackID CSRs (RM-II Block Offsets 0x64, 0xA4, ..., 0x424)

The port link local Inbound ackID status registers are accessible both by a local processor and an external device. These registers are required for devices that support Control Symbol 64. A read to these registers returns the local inbound ackID status for the input side for Control Symbol 64 at the time the read was initiated.

Table 7-19. Bit Settings for Port *n* Inbound ackID CSRs

| Bit   | Name          | Reset<br>Value | Description                                                                                                                                                             |
|-------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-19  | _             | All 0's        | Reserved                                                                                                                                                                |
| 20-31 | Inbound_ackID | 0x000          | Input port next expected ackID value. Bits 27-31 are valid for Control Symbol 24. Bits 26-31 are valid for Control Symbol 48. All bits are valid for Control Symbol 64. |

## 7.6.14 Port *n* Power Management CSRs (RM-II Block Offsets 0x68, A8, ..., 428)

The Port n Power Management CSRs are used to control power management through the use of asymmetric links. Unless otherwise specified, the reset values of all fields are implementation specific. All bits and bit fields in this register shall be as defined in Table 7-20. Unless otherwise specified, the bits and bit fields of this register shall be read/write.

The fields in this register is used to control the asymmetric width from software, refer to the description of asymmetric mode operation described in Section 5.17, "Asymmetric Operation".

This register shall be implemented for devices which support asymmetric operation.

Table 7-20. Bit Settings for Port *n* Power Management CSRs

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|----------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-4   | Asymmetric modes supported | Impl. Spec     | Indicates the asymmetric widths that are supported by a port.  0b1xxxx - 1x mode receive and transmit  0bx1xxx - 2x mode receive and transmit  0bxx1xx - 4x mode receive and transmit  0bxxx1x - 8x mode receive and transmit  0bxxxx1 - 16x mode receive and transmit  This field shall be 0b00000 for ports that only support 1x operation.  This field shall indicate support for port widths that are supported and enabled according to the Port n Control CSR bit fields.  This field is read-only. |
| 5-9   | Asymmetric modes enabled   | Impl. Spec.    | Indicates the asymmetric widths that are enabled for a port.  0b1xxxx - 1x mode receive and transmit  0bx1xxx - 2x mode receive and transmit  0bxx1xx - 4x mode receive and transmit  0bxxx1x - 8x mode receive and transmit  0bxxxx1 - 16x mode receive and transmit  Implementations shall only allow bits in this field to be set if the corresponding bit in the "Asymmetric Modes Supported" field is set.                                                                                           |
| 10-12 | Transmit width status      | 0ь000          | Indicates the operating width of the transmitter.  0b000 - none  0b001 - 1x mode transmit  0b010 - 2x mode transmit  0b011 - 4x mode transmit  0b100 - 8x mode transmit  0b101 - 16x mode transmit  0b101 - 0b111 - Reserved  When Receive asymmetric mode status is 0b000, the Transmit asymmetric mode status shall be 0b000.  This field is read-only.                                                                                                                                                 |

Table 7-20. Bit Settings for Port *n* Power Management CSRs (Continued)

| Bit   | Name                                            | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-15 | Receive width status                            | 06000          | Indicates the operating width of the receiver.  0b000 - none.  0b001 - 1x mode receive  0b010 - 2x mode receive  0b011 - 4x mode receive  0b100 - 8x mode receive  0b101 - 16x mode receive  0b110-0b111 - Reserved  When Transmit asymmetric mode status is 0b000, the receive asymmetric mode status shall be 0b000.  This field is read-only.                                                                                                                                                                                                                                                                                                               |
| 16-18 | Change my transmit width                        | 0b000          | This is a request to change the local transmitter asymmetric mode. 0b000 - No change 0b001 - 1x mode transmit 0b010 - 2x mode transmit 0b011 - 4x mode transmit 0b011 - 4x mode transmit 0b100 - 8x mode transmit 0b101 - 16x mode transmit 0b101 - 16x mode transmit 0b110–0b111 - Reserved The value of this field shall always be 0b000 when read. Writing this field with a value other than zero while the Status of My Transmit Width Change field is 0b01 shall result in implementation specific behavior. Requesting a transmitter width that is not supported or disabled in the local transmitter shall result in implementation specific behavior. |
| 19-20 | Status of My Transmit<br>Width Change           | 0ь00           | This field gives the status of the last requested change to the local transmitter width.  0b00 - No status  0b01 - ACK - the command has been successfully executed  0b10 - NACK - the command has for some reason not been executed and is rejected  0b11 - Reserved  This field is read-only.                                                                                                                                                                                                                                                                                                                                                                |
| 21-23 | Change Link Partner<br>Transmit Width           | 06000          | This is a request to change the link partners transmitter asymmetric mode. 0b000 - No change 0b001 - 1x mode transmit 0b010 - 2x mode transmit 0b011 - 4x mode transmit 0b101 - 8x mode transmit 0b100 - 8x mode transmit 0b101 - 16x mode transmit 0b110-0b111 - Reserved The value of this field shall always be 0b000 when read. Writing this field with a value other than zero while the Status of Link Partner Transmit Width Change field is 0b01 shall result in implementation specific behavior.                                                                                                                                                     |
| 24-25 | Status of Link Partner<br>Transmit Width Change | 0600           | This field gives the status of the last requested change to the link partner's transmitter width.  0b00 - No request outstanding/request completed  0b01 - In progress  0b10 - Failed due to timeout  0b11 - Reserved  This field is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26-31 | _                                               |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# 7.6.15 Port *n* Latency Optimization CSRs (RM-II Block Offset 0x6C, AC, ..., 42C)

These registers indicate the capabilities of a device to reduce latency through optional protocol enhancements, and control whether these capabilities are enabled. All bits and bit fields in these registers shall be as defined in Table 7-21. Unless otherwise specified, the bits and bit fields of these registers shall be read/write.

Table 7-21. Bit Settings for Port *n* Latency Optimization CSRs

| Bit | Name                                       | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|--------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Multiple Acknowledges<br>Supported         | see footnote <sup>1</sup> | Indicates whether the port supports reception of Packet Accepted, Packet Not Accepted, and Retry control symbols which acknowledge multiple outstanding ackIDs.  0b0 - A control symbol shall always acknowledge one ackID  0b1 - A control symbol shall acknowledge multiple outstanding ackIDs.  This bit shall be read-only.                                                                                                                                                                                                                                                                                                                                                       |
| 1   | Error Recovery with ackID in PNA Supported | see footnote <sup>1</sup> | Indicates whether the port can use the ackID value optionally found in a Packet Not Accepted control symbol to start transmitting packets before receipt of a link-response control symbol.  0b0 - The port cannot use the ackID value in a Packet Not Accepted control symbol  0b1 - The port can use the ackID value in a Packet Not Accepted control symbol  This bit shall be read-only.                                                                                                                                                                                                                                                                                          |
| 2   | TX AckID_Status in PNA Supported           | see footnote <sup>1</sup> | Indicates whether the port places the ackID of the next expected packet in the "arbitrary, or ackID_status" field of a Packet Not Accepted control symbol. If transmitter based flow control is in use on the link and this bit is set, the port also transmits Status and VC_Status control symbols when a Packet Not Accepted control symbol is sent.  0b0 - The Packet Not Accepted "arbitrary/ackID_status" field contains arbitrary values.  0b1 - The Packet Not Accepted "arbitrary/ackID_status" field contains the ackID of the next expected packet.  This bit shall be set if the "Error Recovery with ackID in PNA Supported" field is set.  This bit shall be read-only. |
| 3-7 | _                                          |                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8   | Multiple Acknowledges<br>Enabled           | see footnote <sup>2</sup> | Controls whether the port shall accept and optionally transmit Packet Accepted, Packet Not Accepted, and Retry control symbols which acknowledge multiple ackIDs.  0b0 - A Packet Accepted control symbol shall always acknowledge one ackID  0b1 - A Packet Accepted control symbol shall acknowledge all ackIDs up to and including the ackID found in the Packet Accepted control symbol. If the Multiple Acknowledges Supported field is clear, this field shall be reserved.  When this bit is set, the port may transmit Packet Accepted, Packet Not Accepted and Retry control symbols which acknowledge multiple ackIDs.                                                      |

Table 7-21. Bit Settings for Port n Latency Optimization CSRs

| Bit   | Name                                     | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9     | Error Recovery with ackID in PNA Enabled | see footnote <sup>2</sup> | Controls when the port shall use the ackID value found in a Packet Not Accepted control symbol to start transmitting packets before receipt of a link-response control symbol.  0b0 - The port shall not use the ackID value in a Packet Not Accepted control symbol  0b1 - The port shall use the ackID value in received Packet Not Accepted control symbols. The port shall transmit the ackID value in a Packet Not Accepted control symbols. The port shall transmit the ackID value in a Packet Not Accepted control symbol.  If the Error Recovery with ackID in PNA Supported field is clear, this field shall be reserved. |
| 10-31 | _                                        |                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

<sup>&</sup>lt;sup>1</sup>The value of this field shall be1 for links operating with Control Symbol 64. The value of this field is implementation specific for ports which are operating with Control Symbol 24 or Control Symbol 48.

<sup>&</sup>lt;sup>2</sup>The reset value shall be 1 for links operating with Control Symbol 64. The reset value shall be 0 for links operating with Control Symbol 24 or Control Symbol 48.

# 7.6.16 Port *n* Link Timers Control CSRs (RM-II Block Offsets 0x70, 0xB0, ..., 0x430)

The Port n Link Timers Control CSRs are used to control timers related to link training operation. All bit fields in this register shall be as defined in Table 7-22. Unless otherwise specified, the bits of this register shall be readable and writable.

Table 7-22. Bit Settings for Port *n* Link Timers Control CSRs

| Bit  | Name                             | Reset<br>Value     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7  | DME Training<br>Completion Timer | See<br>Description | Controls the length of time allowed for DME training to complete. The Maximum Period for this timeout shall be one second +/- 34%. The programmed period for this timeout is computed by:  (DME Training Completion Timer) * (Maximum Period/256).  For purposes of interoperability, the default timeout period must be more accurate than one second +/- 34%. The reset value of this timer is the implementation specific value which results in a DME Training Completion timeout period that is:  - at least 500 milliseconds and - is as close to 500 milliseconds as possible A value of 0 shall disable this timer.  NOTE: The Maximum Period of this timeout is specified loosely (+/- 34%) to allow implementation flexibility and innovation. The reset value of the timeout is specified more tightly (+ 0 to 1/256%) to ensure consistent, interoperable behavior during link initialization.  This register field is reserved when the port is operating with IDLE1 or IDLE2. |
| 8-15 | DME Wait_Timer                   | 0x3F               | Controls the number of DME training frames transmitted after the link partner has indicated that its receiver is trained.  This value is encoded as the number of training frames to send, divided by 4. The default value shall cause transmission of 252 training frames.  The maximum value shall cause transmission of 1020 training frames.  A value of 0 shall cause DME training frames to be transmitted continuously until the DME Training Completion Timer expires.  This register field is reserved when the port is operating with IDLE1 or IDLE2.                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 7-22. Bit Settings for Port *n* Link Timers Control CSRs

| Bit   | Name                            | Reset<br>Value     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|---------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-23 | CW Training Completion<br>Timer | See<br>Description | Controls the length of time allowed for training to complete for codeword training when operating with IDLE3 and CS Field training when operating with IDLE2.  This timer shall have the same Maximum Period and reset value as the DME Training Completion Timer when operating with IDLE3. The Maximum Period and reset value of this field shall be implementation specific when operating with IDLE2 as such a values have not been defined in the standard. The programmed period for this timeout is computed by: (CW Training Completion Timer) * (Maximum Period/256). A value of 0 shall disable this timer.  This register field is reserved when the port is operating with IDLE1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 24-31 | Emphasis Command<br>Timeout     | 0xFF               | Controls the length of time allowed for transmit emphasis command to be acknowledged during DME training, CW training, CS Field training, and retraining.  For 25 Gbaud operation, the Maximum Period for this timeout shall be 3 msec +/- 34%.  For other baud rates, the Maximum Period for this timeout shall be 256 microseconds +/- 34%.  The programmed period for this timeout is computed by: (Emphasis Command Timeout) * (Maximum Period/256).  A value of 0 shall disable this timer.  For 25 Gbaud operation, the reset value of this timer is the implementation specific value which results in an Emphasis Command timeout period that is: - at least 2 milliseconds and - is as close to 2 milliseconds as possible.  For all other baud rates, the reset value of this timer is the implementation specific value which results in a Emphasis Command timeout period that is: - at least 100 microseconds and - is as close to 100 microseconds as possible  A value of 0 shall disable this timer.  NOTE: The Maximum Period of this timeout is specified loosely (+/- 34%) to allow implementation flexibility and innovation. The reset value of the timeout is specified more tightly (+ 0 to 1/256%) to ensure consistent, interoperable behavior during link initialization.  This register field is reserved when the port is operating with IDLE1. |

## 7.6.17 Port *n* Link Timers Control 2 CSRs (RM-II Block Offsets 0x74, 0xB4, ..., 0x434)

The Port *n* Link Timers Control 2 CSRs are used to control timers related to link retraining operation and link initialization. All bit fields in this register shall be as defined in Table 7-23. Unless otherwise specified, the bits of this register shall be readable and writable.

Table 7-23. Bit Settings for Port *n* Link Timers Control 2 CSRs

| Bit   | Name                           | Reset<br>Value     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7   | Retraining Completion<br>Timer | 0xFE               | Controls the length of time allowed for retraining a lane once the lane is determined to be operating in a degraded state.  The Maximum Period for this timeout is 62.5 milliseconds, +/- 34%.  The programmed period for this timeout is computed by: (Retraining Completion Timer) * (Maximum Period/256).  A value of 0 shall disable this timer.  The value of this timer shall be programmed to be less than the Recovery Timer.  This register field is reserved when the port is operating with IDLE1 or IDLE2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8-15  | Discovery Completion<br>Timer  | See<br>Description | Controls the length of time allowed for Discovery for multi-lane ports. This timer shall have the same Maximum Period as the DME Training Completion Timer.  The programmed period for this timeout is computed by: (Discovery Completion Timer) * (Maximum Period/256).  When operation with IDLE3 the reset value of this field shall be computed by adding 1 to the reset value of the DME Training Completion Timer. When operating with IDLE2 that implements the CW Training Completion Timer the reset value of this field shall be computed by adding 1 to the reset value of the CW Training Completion Timer. When operating with IDLE1 or with IDLE2 that does not implement the CW Training Completion Timer, the reset value shall be matching the requirement of a 28 +/- 4 msec discovery time. A value of 0 shall disable this timer.  The value of this timer shall be programmed to be larger than both the DME Training Completion Timer and the CW Training Completion Timer when operating with IDLE3 or with IDLE2 that implements the CW Training Completion Timer. |
| 16-23 | Recovery Timer                 | See<br>Description | Controls the length of time the Port_Initialization state machines and the Receive_Width state machine are allowed to remain in the 1x_RECOVERY, 2x_RECOVERY, or Nx_RECOVERY states.  The Maximum Period for this timeout is 62.5 milliseconds, +/- 34%.  The programmed period for this timeout is computed by: (Recovery Timer) * (Maximum Period/256).  When operating with IDLE3 the reset value shall be 0xFF. When operating with IDLE1 or IDLE2 the reset value shall match the requirement of a 28 +/- 4 msec recovery time.  A value of 0 shall disable this timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 24-31 | _                              |                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 7.6.18 Port *n* Link Timers Control 3 CSRs (RM-II Block Offsets 0x78, 0xB8, ..., 0x438)

The Port *n* Link Timers Control 3 CSRs are used to control timers related to IDLE3 asymmetric mode operation. All bit fields in this register shall be as defined in Table 7-24. Unless otherwise specified, the bits of this register shall be readable and writable.

This register shall be implemented for devices which support asymmetric operation.

Table 7-24. Bit Settings for Port *n* Link Timers Control 3 CSRs

| Bit   | Name                                | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|-------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7   | Transmit Width<br>Command Timeout   | 0xFF           | Controls the length of time allowed for a Transmit Width Command change to complete.  The Maximum Period for this timeout is 250 microseconds, +/- 34%.  The programmed period for this timeout is computed by:  (Transmit Width Command Timeout) * (Maximum Period/256).  A value of 0 shall disable this timer.                                                                                                                                |
| 8-15  | Receive Width<br>Command Timeout    | 0x40           | Controls the length of time allowed for a Receive Width Command change to complete.  The Maximum Period for this timeout is 250 microseconds, +/- 34%.  The programmed period for this timeout is computed by: (Receive Width Command Timeout) * (Maximum Period/256).  A value of 0 shall disable this timer.                                                                                                                                   |
| 16-21 | Keep-alive Transmission<br>Period   | 0x01           | Controls the length of time a lane shall transmit to keep the link partner SerDes alive on lanes that are not in use in asymmetric mode.  The Maximum Period for transmission is 125 microseconds, +/- 34%.  The programmed period for transmission is computed by: (Keep-alive Transmission Period) * (Maximum Period/64).  A value of 0 results in implementation specific behavior.                                                           |
| 22-31 | Keep-alive Transmission<br>Interval | 0x3FF          | Controls the length of time between Keep-alive Transmission Periods for lanes that are not in use when a port is operating in asymmetric mode. The Maximum Period for this timeout is 10 seconds, +/- 34%. The programmed period for this timeout is computed by: (Keep-alive Transmission Interval) * (Maximum Period/1024). A value of 0 shall disable this timeout.  When the timeout is disabled, no Keep-Alive transmissions are performed. |

#### 7.7 LP-Serial Lane Extended Features Block

This section specifies the LP-Serial Lane Extended Features Block. All registers in this block are 32 bits in length, aligned to a 32-bit (4-byte) boundary and accessed as 4 byte entities, although some processing elements may optionally allow larger accesses. This Extended Features register block is assigned Extended Features block ID=0x000D.

#### 7.7.1 Register Map

Table 7-25 shows the register map of the RapidIO LP-Serial Lane Extended Features Block. The register map specifies the registers that comprise this Extended Features Block.

The Block Offset is the offset relative to the 16-bit Extended Features Pointer (EF\_PTR) that points to the beginning of the block. The address of a byte in the block is calculated by adding the block byte offset to EF\_PTR that points to the beginning of the block. This is denoted as [EF\_PTR+xx] where xx is the block byte offset in hexadecimal.

This register map is currently only defined for devices with up to 32 LP-Serial lanes, but can be extended or shortened if more or less lane definitions are required for a device. For example, a device with four LP-Serial lanes is only required to use register map space corresponding to offsets [EF\_PTR + 0x00] through [EF\_PTR + 0x8C]. Register map offset [EF\_PTR + 0x90] can be used for another Extended Features block.

Table 7-25. LP-Serial Lane Register Map

|         | Block Byte<br>Offset | Register Name                        |
|---------|----------------------|--------------------------------------|
| eral    | 0x0                  | LP-Serial Lane Register Block Header |
| General | 0x4–C                | Reserved                             |
|         | 0x10                 | Lane 0 Status 0 CSR                  |
|         | 0x14                 | Lane 0 Status 1 CSR                  |
|         | 0x18                 | Lane 0 Status 2 CSR                  |
| e 0     | 0x1C                 | Lane 0 Status 3 CSR                  |
| Lane    | 0x20                 | Lane 0 Status 4 CSR                  |
|         | 0x24                 | Lane 0 Status 5 CSR                  |
|         | 0x28                 | Lane 0 Status 6 CSR                  |
|         | 0x2C                 | Lane 0 Status 7 CSR                  |

Table 7-25. LP-Serial Lane Register Map

|            | Block Byte<br>Offset | Register Name            |
|------------|----------------------|--------------------------|
|            | 0x30                 | Lane 1 Status 0 CSR      |
|            | 0x34                 | Lane 1 Status 1 CSR      |
|            | 0x38                 | Lane 1 Status 2 CSR      |
| e 1        | 0x3C                 | Lane 1 Status 3 CSR      |
| Lane 1     | 0x40                 | Lane 1 Status 4 CSR      |
|            | 0x44                 | Lane 1 Status 5 CSR      |
|            | 0x48                 | Lane 1 Status 6 CSR      |
|            | 0x4C                 | Lane 1 Status 7 CSR      |
| Lanes 2-30 | 0x50-3EC             | Registers for lanes 2-30 |
|            | 0x3F0                | Lane 31 Status 0 CSR     |
|            | 0x3F4                | Lane 31 Status 1 CSR     |
|            | 0x3F8                | Lane 31 Status 2 CSR     |
| 31         | 0x3FC                | Lane 31 Status 3 CSR     |
| Lane       | 0x400                | Lane 31 Status 4 CSR     |
|            | 0x404                | Lane 31 Status 5 CSR     |
|            | 0x408                | Lane 31 Status 6 CSR     |
|            | 0x40C                | Lane 31 Status 7 CSR     |

The structure and use of the registers comprising the LP-Serial Lane Extended Features Block is specified in Section 7.7.2.

The required behavior for accesses to reserved registers and register bits is specified in Table 7-2.

#### 7.7.2 LP-Serial Lane Command and Status Registers (CSRs)

### 7.7.2.1 LP-Serial Register Block Header (Block Offset 0x0)

The LP-Serial register block header register contains the EF\_PTR to the next extended features block and the EF\_ID that identifies LP-Serial Lane Extended Feature Block for which this is the register block header.

Table 7-26. Bit Settings for LP-Serial Register Block Header

| Bit   | Name   | Reset<br>Value | Description                                                               |
|-------|--------|----------------|---------------------------------------------------------------------------|
| 0-15  | EF_PTR |                | Hard wired pointer to the next block in the data structure, if one exists |
| 16-31 | EF_ID  | 0x000D         | Hard wired Extended Features Block ID                                     |

### 7.7.2.2 Lane *n* Status 0 CSRs (Block Offsets 0x10, 30, ..., 3F0)

This register shall always be implemented. It contains status information about the local lane transceiver, i.e. the lane n transceiver in the device implementing this register. Unless otherwise specified, all bits in this register are read-only.

Table 7-27. Bit Settings for Lane n Status 0 CSRs

| Bit   | Name                    | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7   | Port Number             |                | The number of the port within the device to which the lane is assigned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8-11  | Lane Number             |                | The number of the lane within the port to which the lane is assigned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12    | Transmitter type        |                | Transmitter type 0b0 - short run 0b1 - long run                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13    | Transmitter mode        |                | Transmitter operating mode 0b0 - short run 0b1 - long run                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 14-15 | Receiver type           |                | Receiver type 0b00 - short run 0b01 - medium run 0b10 - long run 0b11 - Reserved The encoding for medium run shall be reserved when operating at Baud Rate Class 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 16    | Receiver input inverted |                | This bit indicates whether the lane receiver has detected that the polarity of its input signal is inverted and has inverted its receiver input to correct the polarity.  0b0 - receiver input not inverted  0b1 - receiver input inverted                                                                                                                                                                                                                                                                                                                                                                                              |
| 17    | Receiver trained        |                | When the lane receiver controls any transmit or receive adaptive equalization, this bit indicates whether or not all adaptive equalizers controlled by the lane receiver are trained. If the lane supports the IDLE2 sequence, the value of this bit shall be the same as the value in the "Receiver trained" bit in the CS Field transmitted by the lane. 0b0 - One or more adaptive equalizers are controlled by the lane receiver and at least one of those adaptive equalizers is not trained 0b1 - The lane receiver controls no adaptive equalizers or all of the adaptive equalizers controlled by the lane receiver are trained |
| 18    | Receiver lane sync      |                | This bit indicates the state of the lane's lane_sync signal. 0b0: lane_sync FALSE 0b1: lane_sync TRUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19    | Receiver lane ready     |                | This bit indicates the state of the lane's lane_ready signal 0b0 - lane_ready FALSE 0b1 - lane_ready TRUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Bit   | Name                        | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-23 | 8b/10b decoding errors      | 0x0            | For Baud Rate Class 1 and 2 operation, this field shall indicate the number of 8b/10b decoding errors that have been detected for this lane since this register was last read.  For Baud Rate Class 3 operation, this field shall indicate the number of bit interleaved parity (lane check) failures.  The field shall be reset to 0x0 when the register is read.  0x0: No 8b/10b decoding errors have been detected since this register was last read.  0x1: One 8b/10b decoding error has been detected since this register was last read.  0x2: Two 8b/10b decoding errors have been detected since this register was last read.   0xD: Thirteen 8b/10b decoding errors have been detected since this register was last read.  0xE: Fourteen 8b/10b decoding errors have been detected since this register was last read.  0xF: At least fifteen 8b/10b decoding errors have been detected since this register was last read. |
| 24    | Lane_sync state change      | 060            | Indicates whether the lane_sync signal for this lane has changed state since the bit was last read. This bit is reset to 0b0 when the register is read. This bit provides an indication of the burstiness of the transmission errors detected by the lane receiver.  0b0 - The state of lane_sync has not changed since this register was last read  0b1 - The state of lane_sync has changed since this register was last read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25    | lane_trained state change   | 060            | Indicates whether the lane_trained signal for this lane has changed state since the bit was last read. This bit is reset to 0b0 when the register is read. A change in state of lane_trained indicates that the training state of the adaptive equalization under the control of this receiver has changed. Frequent changes of the training state suggest a problem with the lane. 0b0 - The state of lane_trained has not changed since this register was last read 0b1 - The state of lane_trained has changed since this register was last read                                                                                                                                                                                                                                                                                                                                                                               |
| 26-27 | _                           |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 28    | Status 1 CSR<br>implemented |                | This bit indicates whether or not the Status 1 CSR is implemented for this lane 0b0 - The Status 1 CSR is not implemented for this lane 0b1 - The Status 1 CSR is implemented for this lane This field shall be 0b1 when Baud Rate Class 3 is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29-31 | Status 2-7 CSRs implemented |                | This field indicates the number of implementation specific Status 2-7 CSRs that are implemented for this lane 0b000 - None of the Status 2-7 CSRs are implemented for this lane 0b001 - The Status 2 CSR is implemented for this lane 0b010 - The Status 2 and 3 CSRs are implemented for this lane 0b011 - The Status 2 through 4 CSRs are implemented for this lane 0b100 - The Status 2 through 5 CSRs are implemented for this lane 0b101 - The Status 2 through 6 CSRs are implemented for this lane 0b101 - The Status 2 through 7 CSRs are implemented for this lane 0b110 - The Status 2 through 7 CSRs are implemented for this lane 0b111 - Reserved This field shall have a value of 0b010 or greater when Baud Rate Class 3 is supported.                                                                                                                                                                             |

### 7.7.2.3 Lane *n* Status 1 CSRs (Block Offsets 0x14, 34, ..., 3F4)

The Lane *n* Status 1 CSRs shall be implemented if the lane supports the IDLE2 or IDLE3 sequence.

When the lane is operating with IDLE2, this register contains information about the connected port that is collected from the CS markers and CS fields of the IDLE2 sequence received by the local lane *n* receiver. Only information from error free CS markers and CS fields shall be reported in this register.

When the lane is operating with IDLE3, this register contains information regarding the lanes' initialization and electrical status. For fields which rely on information from received Status/Control ordered sequence, their value shall only be updated based on error-free Status/Control ordered sequences.

Unless otherwise specified, all bits in these registers are read-only.

Table 7-28. Bit Settings for Lane *n* Status 1 CSRs

| Bit | Name                                          | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | IDLE received                                 | 060            | This bit indicates whether valid information has been received by the lane since the bit was last reset. Information is accepted from a IDLE2 Control and Status Field or Field Marker, or a valid IDLE3 Status/Control Ordered Sequence. The bit is R/W. This bit can be reset by writing the bit with the value 0b1. Writing the bit with the value 0b0 does not change the value of the bit.  0b0 - No information has been received since the bit was last reset  0b1 - An information has been received at some time since the bit was last reset |
| 1   | IDLE information current                      | ОЬО            | This bit indicates whether the information in this register that is collected from the received IDLE sequence is current. When asserted, this bit indicates that the information is from the last IDLE2 CS Marker and CS Field, or from an IDLE3 Status Control Ordered Sequence that were received by the lane without detected errors, and that the lane's lane_sync signal has remained asserted since the last information was received. 0b0 - The IDLE information is not current 0b1 - The IDLE information is current                           |
| 2   | Values changed                                | 0b1            | When the lane is operating using IDLE2, this bit indicates whether the values of any of the other 31 bits in this register have changed since the register was last read.  When the lane is operating using IDLE3, this bit indicates whether the values of the IDLE3 fields in this register, or if any fields in the Lane n Status 2 CSR and the Lane n Status 3 CSR have changed.  This bit is reset when the register is read.  0b0 - The values have not changed  0b1 - One or more values have changed                                           |
| 3   | Implementation defined                        |                | Implementation defined                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4   | IDLE2 connected port<br>lane receiver trained |                | IDLE2 connected port lane receiver trained 0b0 - Receiver not trained 0b1 - Receiver trained 0b1 - Receiver trained Captured from the IDLE2 Command and Status Field "Receiver Trained" field.                                                                                                                                                                                                                                                                                                                                                         |

| Bit   | Name                                                        | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5-7   | IDLE2 received port width                                   |                | IDLE2 received port width 0b000 - 1 lane 0b001 - 2 lanes 0b010 - 4 lanes 0b011 - 8 lanes 0b100 - 16 lanes 0b101-0b111 - Reserved Captured from the IDLE2 Command and Status Marker "Active Port Width" field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8-11  | IDLE2 lane number in connected port                         |                | The number of the lane (0-15) within the connected port 0b0000 - Lane 0 0b0001 - Lane 1 0b1111 - Lane 15 Captured from the IDLE2 Command and Status Marker "Lane Number" field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12-13 | IDLE2 connected port<br>transmit emphasis<br>Tap(-1) status |                | Tap(-1) status 0b00 - Tap(-1) not implemented 0b01 - Tap(-1) at minimum emphasis 0b10 - Tap(-1) at maximum emphasis 0b11 - Tap(-1) at intermediate emphasis setting Captured from the IDLE2 Command and Status Field "Tap(-1) Status" field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14-15 | IDLE2 connected port<br>transmit emphasis<br>Tap(+1) status |                | Tap(+1) status 0b00 - Tap(+1) not implemented 0b01 - Tap(+1) at minimum emphasis 0b10 - Tap(+1) at maximum emphasis 0b11 - Tap(+1) at intermediate emphasis setting Captured from the IDLE2 Command and Status Field "Tap(+1) Status" field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16    | IDLE2 connected port<br>scrambling/descrambling<br>enabled  |                | IDLE2 connected port scrambling/descrambling 0b0 - Scrambling/descrambling not enabled 0b1 - Scrambling/descrambling enabled Captured from the IDLE2 Command and Status Field "Data scrambling/descrambling enabled" field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17    | IDLE3 Loss of Signal                                        |                | <ul> <li>This bit shall be set when at least one of the following has occurred since the last time this register was read:</li> <li>Receive_enable has been continuously asserted for 2048 columns and no control symbols have been received</li> <li>The "signal_detected" indication is de-asserted</li> <li>A Status/Control codeword was received that indicates the link partner's transmitter is entering the silent state, or that the transmitter for this lane is disabled</li> <li>Lane synchronization was lost</li> <li>0b0 - The lane is receiving valid data or control codewords</li> <li>b01 - The lane is not receiving valid data or control codewords</li> <li>This field shall be reset to 0x0 when the register is read</li> </ul> |

| Bit   | Name                            | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|---------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18-20 | Training Type                   | Ob000          | This field indicates the type of lane training currently being performed by the lane when operating with IDLE3. The field shall be encoded as follows:  0b000 = Lane_training state machine is in the UNTRAINED state 0b001 = Long run Lane_training state machine is in a state whose name begins with "DME".  0b010 = Lane_training state machine is in a state whose name begins with "CW_TRAIN".  0b011 = Lane_training state machine is in a state whose name begins with "RETRAIN".  0b100 = Lane_training state machine is in the TRAINED or KEEP_ALIVE state 0b101-0b111 are Reserved  This field may be used to indicate the type of lane training currently being performed when operating with IDLE2. When used for IDLE2, this field shall be encoded as follows: 0b000 = No signal is being received from the link partner. 0b001 = Reserved 0b010 = The link is currently in a state where training is being performed or in a training error state 0b011 = The link is currently in a state where retraining is being performed or in a retraining error state 0b100 = The link has trained successfully and is not currently in a training or retraining state 0b101-0b111 = Reserved |
| 21    | IDLE3 DME Training<br>Failed    | 0ь0            | For IDLE1 and IDLE2 operation, this field is reserved. For IDLE3 operation, this field shall indicate whether DME training has failed for this lane since this register was last read. This field shall be encoded as follows: 0b0 - No failure seen. 0b1 - DME training has failed since this register was last read. This bit shall be set when the Long Run Lane_Training State Machine enters the DME_TRAINING_FAIL state. This bit may be set for other implementation specific reasons. This field is read only. This bit is cleared when this register is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22    | IDLE3 DME Training<br>Completed | 0ь0            | This field is reserved for IDLE1 and IDLE2 links.  For IDLE3 operation, this field shall indicate whether DME training has completed for this lane since this register was last read. This field shall be encoded as follows:  0b0 - DME training has not completed.  0b1 - DME training has completed since this register was last read.  This bit shall be set when the Long Run Lane_Training State Machine transitions from DME_TRAINING2 to the TRAINED state.  This field is read only. This bit is cleared when this register is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-------|----------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 23    | CW Training Failed         | 060            | This field is reserved for IDLE1 links.  For IDLE3 operation, this field shall indicate whether CW training has failed for this lane since this register was last read. This field shall be encoded as follows:  0b0 - No failure seen.  0b1 - CW training has failed since this register was last read.  This bit shall be set when the Long Run or Short Run Lane_Training State Machine enters the CW_TRAINING_FAIL state. This bit may be set for other implementation specific reasons.  This field may be used to indicate lane training failure when operating with IDLE2.  This field is read only. This bit is cleared when this register is read. |  |
| 24    | CW Training Completed      | 060            | This field is reserved for IDLE1 links.  For IDLE3 operation, this field shall indicate whether CW training has completed for this lane since this register was last read. This field shall be encoded as follows:  0b0 - CW training has not completed.  0b1 - CW training has completed since this register was last read.  This bit shall be set when the Long Run or Short Run Lane_Training State transitions from CW_TRAINING1 to the TRAINED state.  This field may be used to indicate lane training completion when operating with IDLE2.  This field is read only. This bit is cleared when this register is read.                                |  |
| 25    | CW Retraining Failed       | 060            | This field is reserved for IDLE1 links. For IDLE3 operation, this field shall indicate whether CW retraining has failed for this lane since this register was last read. This field shall be encoded as follows: 0b0 - No failure seen. 0b1 - CW retraining has failed since this register was last read. This bit shall be set when the Long Run or Short Run Lane_Training State Machine enters the RETRAIN_FAIL state. This bit may be set for other implementation specific reasons. This field may be used to indicate lane retraining failure when operating with IDLE2. This field is read only. This bit is cleared when this register is read.     |  |
| 26    | CW Retraining<br>Completed | 060            | This field is reserved for IDLE1 links. For IDLE3 operation, this field shall indicate whether CW retraining has completed for this lane since this register was last read. This field shall be encoded as follows:  0b0 - CW retraining has not completed.  0b1 - CW retraining has completed since this register was last read. This bit shall be set when the Long Run or Short Run Lane_Training State Machine transitions from RETRAINING2 to the TRAINED state. This field may be used to indicate lane retraining completion when operating with IDLE2. This field is read only. This bit is cleared when this register is read.                     |  |
| 27-31 | _                          |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

### 7.7.2.4 Lane *n* Status 2 CSRs (Block Offsets 0x18, 38, ..., 3F8)

These registers shall be implemented if the lane supports IDLE3. These registers contain information from received Status/Control ordered sequences. The bits and bit fields of these registers shall be as defined in Table 7-29. Only information from error-free Status/Control ordered sequences, shall be reported in these registers. Unless otherwise specified, all bits in these registers are read-only.

Table 7-29. Bit Settings for Lane *n* Status 2 CSRs

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                               |  |  |  |
|-------|----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0-7   | LP Port Number             | All 0's        | Number of the link partner's port that is connected to this lane. It should match what is in the Lane n Status 0 CSR [Port Number] field on the link partner.  Captured from the Status/Control control codeword field "Port number".                                     |  |  |  |
| 8-11  | LP Lane Number             | All 0's        | Number of the link partner's lane connected to this lane. It should match what is in the Lane n Status 0 CSR [Lane Number] field on the link partner.  Captured from the Status/Control control codeword field "Lane number".                                             |  |  |  |
| 12    | LP Remote training support | 0b0            | Captured from the Status/Control control codeword field "Remote training support".                                                                                                                                                                                        |  |  |  |
| 13    | LP Retraining enabled      | 0b0            | Captured from the Status/Control control codeword field "Retraining enabled".                                                                                                                                                                                             |  |  |  |
| 14    | LP Asymmetric mode enabled | 0ь0            | The status of support for Asymmetric Operation in the link partner. 0b0 - Asymmetric mode disabled 0b1 - Asymmetric mode enabled                                                                                                                                          |  |  |  |
| 15    | LP Port Initialized        | 060            | Indicates whether the link partner's port has completed initialization.  Matches the port_initialized state machine signal.  0b0 - Port in not initialized  0b1 - Port is initialized                                                                                     |  |  |  |
| 16    | LP Transmit 1x mode        | 0b0            | Indicates when the link partner's port is transmitting in 1x symmetric mode.  0b0 - The port is not transmitting in 1x mode. The state machine variable max_width != 1x.  0b1 - The port is transmitting in 1x symmetric mode. The state machine variable max_width = 1x. |  |  |  |
| 17-19 | LP Receive width           | 0ь000          | The width at which the Link Partner port is currently receiving control symbols and packets.  0b000 - none  0b001 - 1x mode  0b010 - 2x mode  0b011 - 4x mode  0b100 - 8x mode  0b101 - 16x mode  0b101 - 1x mode, lane 1  0b111 - 1x mode, lane 2                        |  |  |  |

| Bit   | Name                                                  | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------|-------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 20-22 | LP Receive lanes ready                                | 0ь000          | Indicates the lanes being received by the port for which lane_ready is asserted.  0b000 - No lanes ready 0b001 - lane_ready[0] 0b010 - lane_ready[0] & lane_ready[1] 0b011 - lane_ready[0] & lane_ready[1] & & lane_ready[3] 0b100 - lane_ready[0] & lane_ready[1] & & lane_ready[7] 0b101 - lane_ready[0] & lane_ready[1] & & lane_ready[15] 0b110-0b111 - reserved |  |  |  |
| 23    | LP Receive lane ready                                 | 0b0            | The value and meaning of this bit on lane k shall be the same as that of the link partner's lane state machine variable lane_ready[k]                                                                                                                                                                                                                                |  |  |  |
| 24    | LP Lane trained                                       | 0b0            | Indicates the training status of the link partner's lane.  The value and meaning of this bit on lane k shall be the same as that of the link partner's port state machine variable lane_trained[k]                                                                                                                                                                   |  |  |  |
| 25-27 | LP Change receiver width command                      | 0ь000          | The port receiving the command shall attempt to switch to the receive width specified in the command.  0b000 - hold current receive width  0b001 - receive in 1x mode  0b010 - receive in 2x mode  0b011 - receive in 4x mode  0b100 - receive in 8x mode  0b101 - receive in 16x mode  0b101 - receive in 16x mode                                                  |  |  |  |
| 28    | LP change receiver width command acknowledge          |                | Receive width command ACK 0b0 - No command status 0b1 - Command executed                                                                                                                                                                                                                                                                                             |  |  |  |
| 29    | LP change receiver width command negative acknowledge |                | Receive width command NACK<br>0b0 - No command status<br>0b1 - Command not executed                                                                                                                                                                                                                                                                                  |  |  |  |
| 30-31 | _                                                     |                | Reserved                                                                                                                                                                                                                                                                                                                                                             |  |  |  |

### 7.7.2.5 Lane *n* Status 3 CSRs (Block Offsets 0x1C, 3C, ..., 3FC)

These registers shall be implemented if the lane supports the IDLE3 sequence. These registers contain information from received Status/Control ordered sequences. The bits and bit fields of these registers shall be as defined in Table 7-30. Only information from error free Status/Control ordered sequences shall be reported in these registers. Unless otherwise specified, all bits in these registers are read-only.

Table 7-30. Bit Settings for Lane *n* Status 3 CSRs

| Bit | Name                              | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----|-----------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0-2 | LP Transmit width request         |                | A request that the port receiving this field change its transmit width to the width specified in the request.  0b000 - no request (hold current transmit width)  0b001 - request transmit 1x mode  0b010 - request transmit 2x mode  0b011 - request transmit 4x mode  0b100 - request transmit 8x mode  0b101 - request transmit 16x mode  0b101 - request transmit 16x mode                                                                                                                                                                                                                                                                                               |  |
| 3   | LP Transmit width request pending | 060            | Indicates that the link partner has received the transmitter width request sent by this device and is processing it.  0b0 - No request pending  0b1 - Request pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 4   | LP Transmit<br>SC-sequences       | 060            | Request to transmit SC-sequence at least every 256 codewords per lane. 0b0 - no additional SC-sequence transmission rate requirement 0b1 - required minimum SC-sequences transmission rate is once every 256 codewords per lane.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 5-8 | LP Transmit equalizer tap         | ОЬОООО         | When the transmit equalizer command is tap specific, this field contains the number of the equalizer tap to which the tap specific command shall be applied. The tap number is encoded as a signed 2's complement 4-bit integer.  0b0000 - Tap 0 0b0001 - Tap 1 0b0010 - Tap +2 0b0011 - Tap +3 0b0100 - Tap +4 0b0101 - Tap +5 0b0110 - Tap +6 0b0111 - Tap +7 0b1000 - Tap -8 0b1001 - Tap -7 0b1010 - Tap -6 0b1011 - Tap -5 0b1100 - Tap -8 0b1101 - Tap -5 0b1100 - Tap -8 0b1101 - Tap -3 0b1110 - Tap -3 0b1110 - Tap -2 0b1111 - Tap -1 When the transmit equalizer update command is not tap specific, the field shall have the value 0b0000 and shall be ignored. |  |

| Bit   | Name                          | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------|-------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9-11  | LP Transmit equalizer command | 0b000          | 0b000 - Hold/No command 0b001 - Decrement (make more negative by one step) the coefficient of the specified tap. 0b010 - Increment (make more positive by one step) the coefficient of the specified tap. 0b011-0b100 - Reserved 0b101- Initialize - Set the tap coefficients to their INITIALIZE state as defined Clause 72.6.10.4.2 of IEEE Standard 802.3-2008 (part 5). 0b110 - Preset coefficients - Set the coefficient of tap 0 to its maximum value and the coefficients of all other taps to 0 as specified in Clause 72.6.10.4.1 of IEEE Standard 802.3-2008 (part 5). 0b111 - Indicate specified tap implementation status. When Transmit equalizer command are 0b001, 0b010 or 0b111; the Transmit equalizer tap value shall contain the value of the Tap; for other commands the Transmit equalizer tap value shall be 0b0000 |  |
| 12-14 | LP Transmit equalizer status  | 0ь000          | 0b000 - Not updated - No command is pending or the status of the current command has not been determined. 0b001 - Updated - The tap specific command has been executed and the tap is at neither its minimum nor maximum value. 0b010 - Minimum - Either the tap specified tap decrement command has been executed and the tap is now at its minimum value or the specified tap was already at its minimum value. 0b011 - Maximum - Either the tap specific tap increment command has been executed and the tap is now at its maximum value or the specified tap was already at it maximum value. 0b100 - Preset or Initialize command executed. 0b101 - Reserved. 0b100 - Specified tap not implemented. 0b111 - Specified tap implemented.                                                                                               |  |
| 15    | LP Retrain grant              | 0b0            | The value of this bit shall be the same as the value of the link partner's port state machine variable retrain_grnt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 16    | LP Retrain ready              | 0b0            | The value of this bit shall be the same as the value of the link partner's port state machine variable retrain_ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 17    | LP Retraining                 | 0b0            | The value of this bit shall be the same as the value of the link partner's port state machine variable retraining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 18    | LP Port Entering Silence      | 0b0            | 0b0 - The link partner's port is transmitting normally.<br>0b1 - All lanes of the link partner's port are going to enter the Silence state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 19    | LP Lane Entering<br>Silence   | 0ь0            | 0b0 - The link partner's lane is transmitting normally. 0b1 - The link partners's lane is going to enter the Silence state based on asymmetric mode operation or based on port width downgrade in symmetric mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 20-27 | LP State control reserved     | 0x00           | Captures bit 50-57 of the Status_control field that currently are defined as reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 28-31 | _                             |                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

#### 7.7.2.6 Implementation Specific CSRs

- 7.7.2.6.1 Lane n Status 2 CSR (Block Offsets 0x18, 38, ..., 3F8)
- 7.7.2.6.2 Lane n Status 3 CSR (Block Offsets 0x1C, 3C, ..., 3FC)
- 7.7.2.6.3 Lane n Status 4 CSR (Block Offsets 0x20, 40, ..., 400)
- 7.7.2.6.4 Lane n Status 5 CSR (Block Offsets 0x24, 44, ..., 404)
- 7.7.2.6.5 Lane n Status 6 CSR (Block Offsets 0x28, 48, ..., 408)
- 7.7.2.6.6 Lane n Status 7 CSR (Block Offsets 0x2C, 4C, ..., 40C)

The implementation of these registers is optional for IDLE1 and IDLE2 and when implemented their contents and format are implementation specific. The implementation of the Lane n Status 4, 5, 6 and 7 CSRs is optional for IDLE3. The registers shall be implemented in increasing numerical order beginning with the Lane n Status 2 CSR. For example, if only one of the registers is implemented it shall be the Status 2 CSR. If three registers are implemented they shall be the Status 2 through 4 CSRs, and if five of the registers are implemented, they shall be the Status 2 through 6 CSRs.

#### 7.8 Virtual Channel Extended Features Block

This section describes the registers for RapidIO LP-Serial devices supporting virtual channels. This Extended Features register block is assigned Extended Features block EF\_ID=0x000A.

#### 7.8.1 Register Map

Table 7-31 shows the virtual channel register map for RapidIO LP-Serial devices. The Block Offset is the offset relative to the 16-bit Extended Features Pointer (EF\_PTR) that points to the beginning of the block.

The address of a byte in the block is calculated by adding the block byte offset to EF\_PTR that points to the beginning of the block. This is denoted as [EF\_PTR+xx] where xx is the block byte offset in hexadecimal.

**Block Byte Offset Register Name** 0x0VC Register Block Header 0x4-1C Reserved 0x20 Port 0 VC Control and Status Register 0x24 Port 0 VC0 BW Allocation Register Port 0 VC 5, VC 1 BW Allocation Register 0x28 0x2C Port 0 VC 7, VC 3 BW Allocation Register 0x30 Port 0 VC 6, VC 2 BW Allocation Register 0x34 Port 0 VC 8, VC 4 BW Allocation Register 0x38-3C Reserved 0x40Port 1 VC Control and Status Register 0x44 Port 1 VC0 BW Allocation Register 0x48 Port 1 VC 5, VC 1 BW Allocation Register 0x4C Port 1 VC 7, VC 3 BW Allocation Register 0x50 Port 1 VC 6, VC 2 BW Allocation Register 0x54 Port 1 VC 8, VC 4 BW Allocation Register 0x58-5C Reserved [(0x20\*(n+1)]Additional Port Registers [0x20\*(n+1)+0x1C]

**Table 7-31. Virtual Channel Registers** 

The registers are paired according to the VCs as they are implemented. In the second example, with VCs Supported 0x01, the upper portion (VC5 portion) of the register would be non-functioning.

#### NOTE:

There are no provisions in this specification to provide for dynamic

reconfiguration of the VCs. A vendor is not prohibited from implementing dynamic reconfiguration, it is just beyond the scope of this specification. Both ends of the channel need to be configured alike, or unexpected behavior may result, also beyond the scope of this specification. The default method is to configure VC operation when the channel is quiescent either by protocol, or by holding the master enable in the disabled state.

#### 7.8.2 Virtual Channel Control Block Registers

This section contains register descriptions that define the bandwidth allocation configuration for the virtual channels.

### 7.8.2.1 VC Register Block Header (Block Offset 0x0)

The LP-Serial VC register block header register contains the EF\_PTR to the next extended features block and the EF\_ID that identifies this as the Virtual Channel Extended Features Block.

Table 7-32. Bit Settings for VC Register Block Header

| Bit   | Name         | Reset<br>Value | Description                                                               |  |
|-------|--------------|----------------|---------------------------------------------------------------------------|--|
| 0-15  | EF_PTR       |                | Hard wired pointer to the next block in the data structure, if one exists |  |
| 16-31 | EF_ID 0x000A |                | Hard wired Extended Features Block ID                                     |  |

### **7.8.2.2** Port *n* VC Control and Status Registers (Block Offset ((port number) + 1) \* 0x20))

This register is used by each port to set up VC operation.

Table 7-33. Port n VC Control and Status Registers

| Bit    | Name                | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------|---------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0 - 7  | VC Refresh Interval | 0x00           | The number of 1024 code-group or codeword intervals over which the VC status must be refreshed.  Refresh Interval:  0x0 - 1K code-groups or codewords, 0xF - 16K code-groups or codewords, 0xFF - 256K codegroups or codewords  Implementers are required to support a maximum VC refreshing period of at least 1024 x 16 = 16K code-groups or codewords in size. The maximum possible VC refreshing period that can be supported is 1024 x 256 = 256K code-groups or codewords. Writing to this field with a value greater than the maximum supported value by the port will set the field to the maximum value supported by the port                                                                                                                                                                                                                  |  |
| 8 - 15 | CT Mode             | 0x00           | Enables VCs to operate in CT mode beginning with VC8:  0x00 - all VCs in RT mode  For 8 VCs:  0x01 - VC8 in CT mode  0x03 - VC8, VC7 in CT mode  0x07 - VC8, VC7, VC6, VC 5 in CT mode  0x0F - VC8 - VC1 in CT mode  For 4 VCs:  0x01 - VC7 in CT mode  0x03 - VC7, VC5 in CT mode  0x03 - VC7, VC5 in CT mode  0x07 - VC7, VC5, VC3, VC1 in CT mode  For 2 VCs:  0x01 - VC5 in CT mode  0x03 - VC5, VC1 in CT mode  For 1 VC:  0x01 - VC1 in CT mode  Implementers may support CT mode on a portion of the available VCs. CT mode must be implemented in the highest VCs first to allow this simplified programming model.  VCs not supporting CT operation are indicated by not allowing the programmed bits to set. Example: 8VCs enabled, VC8 and VC7 only support CT mode. Writing a 0x07 would result in a register value of 0x03 when read back. |  |

Table 7-33. Port n VC Control and Status Registers

| Bit     | Name        | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------|-------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 16 - 23 | VCs Support | see footnote <sup>1</sup> | Number of Virtual Channels Supported (Read Only) 0x00 - Only VC0 is supported 0x01 - VC0, VC1 Supported 0x02 - VC0, VC1, VC5 supported 0x04 - VC0, VC1, VC3, VC5, VC7 supported 0x08 - VC0, VC1-VC8                                                                                                                                                                                                     |  |  |
| 24 - 31 | VCs Enable  | 0x00                      | 0x00 - Enable Only VC0 0x01 - Enable VC0, VC1 0x02 - Enable VC0, VC1, VC5 0x04 - Enable VC0, VC1, VC3, VC5, VC7 0x08 - Enable VC0, VC1-VC8 Note: Bits 24-27, and any bits associated with unimplemented VCs need not be writable, but must return 0 when read. Setting this field to a value larger than the number of VCs supported as indicated in bits 16-23 shall result in only VC0 being enabled. |  |  |

<sup>&</sup>lt;sup>1</sup>The VCs Supported reset value is implementation dependent

### 7.8.2.3 Port n VC0 BW Allocation Registers (Block Offset (((port number) + 1) \* 0x20) + 0x04))

This register is used to enable and configure VC0's participation in the bandwidth reservation scheduling.

Table 7-34. Port n VC0 BW Allocation CSRs

| Bit    | Name                                 | Reset<br>Value            | Description                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|--------|--------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0      | VC0 Bandwidth<br>Reservation Capable | see footnote <sup>1</sup> | 0b0 - VC0 is strict priority, and has priority over the other VCs. It will utilize bandwidth without regard to bandwidth reservation. The bandwidth reservation algorithm will divide up what bandwidth is remaining after VC0 has no outstanding requests.  0b1 - VC0 is capable of being allocated bandwidth This bit is read only                                                       |  |  |  |
| 1      | VC0 BW Res Enable                    | 060                       | 0b0 - VC0 is strict priority, does not participate in bandwidth reservation 0b1 - VC0 will be allocated bandwidth according to BW Allocation Registers                                                                                                                                                                                                                                     |  |  |  |
| 2      | VC0 Supports VC bit for<br>Priority  | see footnote <sup>2</sup> | 0b0 - The VC bit shall only be used by enabled VC1-8. 0b1 - VC0 can use VC, priority and CRF bit to determine physical layer priority for packet transmission and reception. This bit is read only.                                                                                                                                                                                        |  |  |  |
| 3      | VC0 Enable VC Bit for<br>Priority    | 060                       | 0b0 - VC0 uses priority and CRF bit to determine physical layer priority for packet transmission and reception. The VC bit is used by enabled VC1-8. 0b1 - VC0 uses VC, priority and CRF bit to determine physical layer priority for packet transmission and reception. VC1-8 shall be disabled. This bit shall only be set if the VC0 Supports VC bit for Priority bit field value is 1. |  |  |  |
| 4 - 7  | _                                    |                           | Reserved                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 8 - 15 | Bandwidth Reservation<br>Precision   | see footnote <sup>3</sup> | Indicates the number of bits used in the bandwidth reservation precision for all VCs in this port. (read only)  0x00 - 8 bits  0x01 - 9 bits  0x02 - 10 bits  0x04 - 11 bits  0x08 - 12 bits  0x10 - 13 bits  0x20 - 14 bits  0x40 - 15 bits  0x80 - 16 bits                                                                                                                               |  |  |  |
| 16-31  | Bandwidth Allocation                 | 0x00                      | The contents of this register determines the minimum bandwidth reserved for this VC (see below)  The bandwidth allocation value is left justified based on precision. Bits, are ignored based on the precision value:  Obnnnn_nnnn_xxxx_xxxx (8 bit precision) where 'x' represents ignored bits  Obnnnn_nnnn_nxxx_xxxx (9 bit precision)  Obnnnn_nnnn_nxxx_xxxx (12 bit precision), etc.  |  |  |  |

<sup>1</sup> The VC0 Bandwidth Reservation Capable reset value is implementation dependent
2 The VC0 Supports VC bit for Priority reset value is implementation dependent
3 The Bandwidth Reservation Precision reset value is implementation dependent

VC0 may or may not participate in the bandwidth reservation scheduling for the link. The required implementation is for VC0 to be strict priority. Traffic on VC0 is serviced before any of the other VCs in this mode. The remaining bandwidth is then divided according to the percentages in the bandwidth allocations. This will result in the bandwidth allocations being variable if VC0's utilization is significant when compared with the activity on the other VCs.

Optionally, VC0 may be included in the bandwidth reservation scheduling. In this case, the priorities within VC0 are serviced when VC0 is allocated bandwidth on the link. VC0 activity cannot cause the other VCs to receive less than their allocation of bandwidth.

The Bandwidth Reservation Precision field is used to indicate the granularity of bandwidth scheduling for the port. The value in this register applies to the subsequent BW Allocation Registers as well.

The value programmed in the BW Allocation Registers is a binary fraction based on the percentage of the overall total bandwidth. 100% bandwidth is represented by a value of 1.000:

Bit / Value 0 1 2 3 5 7 4 6  $2^{-2}$  $\overline{2^{-4}}$  $2^{-6}$  $2^{-1}$  $2^{-3}$  $2^{-5}$  $2^{-7}$  $2^{-8}$ Bit / Value 9 10 11 12 13 14 15  $2^{-9}$ 2 -14 2 -15 2 -16  $2^{-10}$  $2^{-11}$  $2^{-12}$  $2^{-13}$ 

**Table 7-35. BW Allocation Register Bit Values** 

Example: 33% bandwidth is allocated as:

33/100 = 0.010101010101010101b, so the BW allocation register value is: 010101010101010101b, and would be rounded down to: 010101011xxxxxxxxxb if 8 bit precision is being used.

The value may be programmed as is into the left justified register, with the unused bits being ignored, but that might cause some precision errors. Also, if the percentage results in a value smaller than the precision, a value of 0 could result in a VC getting no service. The precision value allows the bandwidth allocation algorithm to round up or down based on the dividing point, and to detect and round up a zero value to allocate at least a minimal increment of bandwidth.

The total of all the allocations should not exceed 100%. The result, by definition, will not be as programmed. The actual behavior will depend on the method used to schedule the activity. The implementation of the scheduler, and thus its behavior when not programmed correctly is outside the scope of this specification.

# 7.8.2.4 Port *n* VC*x* BW Allocation Registers (Block Offset ((((port number) + 1) \* 0x20) + (offset based on VC #, see Table 7-31)))

This register is used to enable and program VCs 1-8 participation in the bandwidth reservation scheduling. Each register supports 2 VCs, ordered as described in Section 7.8.1, "Register Map".

Table 7-36. Port n VCx BW Allocation CSRs

| Bit    | Name                 | Reset<br>Value | Description                                                                                                                                                                                                                                                                              |  |  |
|--------|----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0 - 15 | Bandwidth Allocation | 0x0000         | The contents of this register determines the minimum bandwidth reserved for this VC (see below)                                                                                                                                                                                          |  |  |
|        |                      |                | The bandwidth allocation value is left justified based on precision. Bits, are ignored based on the precision value:  0bnnnn_nnnn_xxxx_xxxx (8 bit precision) where 'x' represents ignored bits 0bnnnn_nnnn_nxxx_xxxx (9 bit precision)  0bnnnn_nnnn_nnnn_xxxx (12 bit precision), etc.  |  |  |
| 16-31  | Bandwidth Allocation | 0x0000         | The contents of this register determines the minimum bandwidth reserved for this VC (see below)                                                                                                                                                                                          |  |  |
|        |                      |                | The bandwidth allocation value is left justified based on precision. Bits, are ignored based on the precision value:  0bnnnn_nnnn_xxxx_xxxx (8 bit precision) where 'x' represents ignored bits  0bnnnn_nnnn_nxxx_xxxx (9 bit precision)  0bnnnn_nnnn_nnnn_xxxx (12 bit precision), etc. |  |  |

In the instance where VC1 is supported, but VC5 is not, bits 0 - 15 are reserved.

The Bandwidth Allocation is as described previously for VC0.

A value of '0' for bandwidth allocation results in no service being given to that VC. VCs initialize with a value of zero and remain inactive until allocated bandwidth. It is recommended that the bandwidth allocations be made before enabling the VCs, but the actual implementation is beyond the scope of this specification.

### 7.9 Timestamp Generation Extension Block

The Timestamp Generation Extension Block is optional. The block contains different registers depending on the Timestamp CAR field values as defined in Table 7-37. The "General" column indicates registers that shall be implemented regardless of the values of the Timestamp CAR.

The "MECS" column indicates which registers shall be implemented when the "MECS Master Supported" or "MECS Slave Supported" bit is 1. The "Time Slave" column indicates which registers shall be implemented when the "Timestamp Slave Supported" bit is 1. The "Time Master" column indicates which registers shall be implemented when the "Timestamp Master Supported" bit is 1. In all cases, an "X" in a column means that the register shall be implemented.

If the "MECS Master Supported and MECS Slave Supported", "Timestamp Slave Supported" and "Time Master" bits are 0, then only General registers shall be implemented.

Table 7-37. Timestamp Generation Extension Block

|         | Block Byte<br>Offset | Register Name                               | General | MECS | Time<br>Slave | Time<br>Master |
|---------|----------------------|---------------------------------------------|---------|------|---------------|----------------|
|         | 0x00                 | Timestamp Generation Extension Block Header | X       | X    | X             | X              |
|         | 0x04                 | Timestamp CAR                               | X       | X    | X             | X              |
|         | 0x08                 | Timestamp Generator Status CSR              | X       | X    | X             | X              |
|         | 0x0C                 | MECS Tick Interval CSR                      |         | X    | -             | -              |
|         | 0x10                 | Reserved                                    | -       | -    | -             | -              |
| II.     | 0x14                 | MECS Next Timestamp MSW CSR                 | -       | X    | -             | -              |
| General | 0x18                 | MECS Next Timestamp LSW CSR                 | -       | X    | -             | -              |
| Ď       | 0x0C-1C              | Reserved                                    | -       | -    | -             | -              |
|         | 0x20-2C              | Implementation Specific                     | -       | -    | -             | -              |
|         | 0x30                 | Reserved                                    | -       | -    | -             | -              |
|         | 0x34                 | Timestamp Generator MSW CSR                 | X       | X    | X             | X              |
|         | 0x38                 | Timestamp Generator LSW CSR                 | X       | X    | X             | X              |
|         | 0x3C                 | Reserved                                    | -       | -    | -             | -              |

**Table 7-37. Timestamp Generation Extension Block** 

|            | Block Byte<br>Offset | Register Name                                   | General | MECS | Time<br>Slave | Time<br>Master |
|------------|----------------------|-------------------------------------------------|---------|------|---------------|----------------|
|            | 0x40                 | Reserved                                        | -       | -    | -             | -              |
|            | 0x44                 | Port 0 Timestamp 0 MSW CSR                      | -       | -    | -             | X              |
|            | 0x48                 | Port 0 Timestamp 0 LSW CSR                      | -       | -    | -             | X              |
|            | 0x4C-50              | Reserved                                        |         | -    | -             | -              |
|            | 0x54                 | Port 0 Timestamp 1 MSW CSR                      | -       | -    | -             | X              |
|            | 0x58                 | Port 0 Timestamp 1 LSW CSR                      | -       | -    | -             | X              |
| Port 0     | 0x5C                 | Reserved                                        | -       | -    | -             | -              |
| Ь          | 0x60                 | Port 0 Timestamp Generator Synchronization CSR  | -       | -    | X             | X              |
|            | 0x64                 | Port 0 Auto Update Counter CSR                  | -       | -    | -             | X              |
|            | 0x68                 | Port 0 Timestamp Synchronization Command CSR    | -       | -    | -             | X              |
|            | 0x6C                 | Port 0 Timestamp Synchronization Status CSR     | -       | -    | -             | X              |
|            | 0x70                 | Port 0 Timestamp Offset CSR                     | -       | -    | -             | X              |
|            | 0x74-7C              | Implementation Specific                         | -       | -    | -             | -              |
| Ports 1-14 | 0x80-3FC             | Assigned to Port 1-14 CSRs                      |         |      |               |                |
|            | 0x400                | Reserved                                        | -       | -    | -             | -              |
|            | 0x404                | Port 15 Timestamp 0 MSW CSR                     |         |      |               | X              |
|            | 0x408                | Port 15 Timestamp 0 LSW CSR                     |         |      |               | X              |
|            | 0x40C-410            | Reserved                                        | -       | -    | -             | -              |
|            | 0x414                | Port 15 Timestamp 1 MSW CSR                     |         |      |               | X              |
| ν.         | 0x418                | Port 15 Timestamp 1 LSW CSR                     |         |      |               | X              |
| Port 15    | 0x41C                | Reserved                                        | -       | -    | -             | -              |
| P          | 0x420                | Port 15 Timestamp Generator Synchronization CSR | -       | -    | X             | X              |
|            | 0x424                | Port 15 Auto Update Counter CSR                 | -       | -    | -             | X              |
|            | 0x428                | Port 15 Timestamp Synchronization Command CSR   | -       | -    | -             | X              |
|            | 0x42C                | Port 15 Timestamp Synchronization Status CSR    | -       | -    | -             | X              |
|            | 0x430                | Port 15 Timestamp Offset CSR                    | -       | -    | -             | X              |
|            | 0x434-43C            | Implementation Specific                         | -       | -    | -             | -              |

# 7.9.1 Timestamp Generation Extension Block Header (Block Offset 0x0)

The Timestamp Generation Extension Block Header register contains the EF\_PTR to the next EF\_BLK and the EF\_ID that identifies this as the Timestamp Generation Extension Block Header. The use and meaning of the bits and bit fields of this register shall be as specified in Table 7-38. The register is read-only.

Table 7-38. Bit Settings for Timestamp Generation Extension Block Header

| Bit   | Name   | Reset<br>Value | Description                                                               |
|-------|--------|----------------|---------------------------------------------------------------------------|
| 0-15  | EF_PTR |                | Hard wired pointer to the next block in the data structure, if one exists |
| 16-31 | EF_ID  | 0x000F         | Hard wired Extended Features ID                                           |

# 7.9.2 Timestamp CAR (Block Offset 0x04)

This register indicates which Timestamp Synchronization capabilities the device supports. The use and meaning of the bits and bit fields of this register shall be as specified in Table 7-39. The bits and bit fields in this register are read only.

Table 7-39. Bit Settings for Timestamp CAR

| Bit  | Name                                | Reset<br>Value       | Description                                                                                                                                                                                                                                                                                                        |
|------|-------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Timestamp Slave<br>Supported        | See<br>Footnote      | Indicates whether the device supports operation as a Timestamp Slave 0b0 - Device does not support operation as a Timestamp Slave 0b1 - Device supports operation as a Timestamp Slave                                                                                                                             |
| 1    | Timestamp Master<br>Supported       | See<br>Footnote      | Indicates whether the device supports operation as a Timestamp Master 0b0 - Device does not support operation as a Timestamp Master 0b1 - Device supports operation as a Timestamp Master                                                                                                                          |
| 2    | Common Clock<br>Frequency Supported | See<br>Footnote      | Indicates whether the device supports use of a common clock frequency 0b0 - Device does not support common clock frequency 0b1 - Device supports common clock frequency                                                                                                                                            |
| 3    | MECS Slave Supported                | See<br>Footnote<br>1 | Indicates whether the device supports the MECS Time Synchronization Protocol as a slave 0b0 - Device does not support reception of MECS for time updates 0b1 - Device supports reception of MECS for time updates                                                                                                  |
| 4    | MECS Master Supported               | See<br>Footnote<br>1 | Indicates whether the device supports transmission of MECS as a MECS Master for MECS Time Synchronization Protocol.  0b0 - Device does not support transmission of MECS for time updates 0b1 - Device supports transmission of MECS for time updates                                                               |
| 5    | SMECS Support                       | See<br>Footnote<br>1 | Indicates whether the device supports transmission and reception of SMECS. 0b0 - Device does not support transmission or reception of SMECS 0b1 - Device supports transmission and reception of SMECS This bit shall only be set if at least one of the "MECS Slave Support" and "MECS Maser Support" bits is set. |
| 6-31 |                                     | 0x00                 | Reserved                                                                                                                                                                                                                                                                                                           |

<sup>1</sup> The reset value of this field is implementation specific.

## 7.9.3 Timestamp Generator Status CSR (Block Offset 0x08)

This register indicates the current status of the Timestamp Generator. Note that Table 7-40 contains two columns, "All" and "Common Freq". An "X" in the "All" column indicates bits which shall be implemented in this register. An "X" in the "Common Freq" column indicates bits which shall be implemented if the Timestamp CAR Common Clock Frequency Support bit field is 0b1.

The use and meaning of the bits and bit fields of this register shall be as specified in Table 7-40. The bits and bit fields in this register are read only unless otherwise specified.

Table 7-40. Bit Settings for Timestamp Generator Status CSR

| Bit  | Name                                | Reset<br>Value       | Description                                                                                                                                                                                                                                                                                                                                               | All | Common<br>Freq |
|------|-------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|
| 0    | Timestamp Generator<br>Clock Locked | See<br>Footnote<br>1 | Indicates whether the Timestamp Generator counter is operating from a good clock source.  0b0 - Timestamp Generator is not operating with a good clock source.  0b1 - Timestamp Generator is operating with a good clock source.                                                                                                                          | X   | -              |
| 1    | Timestamp Generator<br>Common Clock | See<br>Footnote<br>1 | Indicates whether the Timestamp Generator counter is operating based on a clock frequency which is the same as that of the link partners.  Ob0 - Timestamp Generator is not operating with a common clock frequency.  Ob1 - Timestamp Generator is operating with a common clock frequency.                                                               | -   | X              |
| 2    | Timestamp Generator<br>Stopped      | See<br>Footnote<br>1 | Indicates if the Timestamp Generator counter is not advancing because it is being set to an earlier time.  0b0 - Timestamp Generator is advancing  0b1 - Timestamp Generator is temporarily not advancing                                                                                                                                                 | X   | -              |
| 3    | Timestamp Generator<br>Was Stopped  | See<br>Footnote<br>1 | Indicates if the Timestamp Generator counter has not advanced because it has been set to an earlier time.  0b0 - Timestamp Generator has advanced continuously since this bit was last cleared  0b1 - Timestamp Generator has temporarily stopped advancing at least once since this bit was last cleared.  This bit may be cleared by writing "1" to it. | X   | -              |
| 4-31 |                                     | 0x00                 | Reserved                                                                                                                                                                                                                                                                                                                                                  | -   | -              |

<sup>1</sup> The reset value of this field is implementation specific.

## 7.9.4 MECS Tick Interval CSR (Block Offset 0x10)

On an (S)MECS Master, this register controls the amount of time between transmission of one (S)MECS and the next. On an (S)MECS Slave, this register controls the number of nanoseconds added to the MECS Next Timestamp MSW CSR when an (S)MECS is received. The use and meaning of the bit fields in this register shall be as specified in Table 7-41. The bit fields in this register are read/write.

Table 7-41. Bit Settings for MECS Tick Interval CSR

| Bit | Name                              | Reset<br>Value               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | MECS Time<br>Synchronization Role | See Footnote <sup>1</sup>    | Controls whether a device operates as a MECS Master or MECS Slave.  0 - The device is operating as an MECS Slave  1 - The device is operating as an MECS Master  If the Timestamp CAR "MECS Slave Supported" and "MECS Master                                                                                                                                                                                                                                                                                        |
|     |                                   |                              | Supported" bits are both set, this field shall be read/write. Otherwise, this field shall be read only.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1   | SMECS Selection                   | See Footnote <sup>2</sup>    | Controls whether a device is using MECS or SMECS for its MECS Time<br>Synchronization Role<br>0 - The device uses MECS<br>1 - The device uses SMECS                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                   |                              | If the Timestamp CAR "SMECS Support" bit is set, this field shall be read/write. Otherwise, this field shall be read only and have a value of 0.                                                                                                                                                                                                                                                                                                                                                                     |
| 2-3 | Lost TSG Sync Error<br>Threshold  | See<br>Footnote <sup>3</sup> | Controls the number of MECS/SMECS "ticks" that must be lost before declaring the timestamp generator to be out of sync. The selection of MECS or SMECS arrival tracking is controlled by SMECS Selection. The criteria for detecting lost MECS/SMECS is implementation specific. This field is encoded as follows:  0b00 - Lost Tick Error Threshold is disabled  0b01 - If one tick is lost, declare the timestamp generator out of sync  0b10 - If two ticks are lost, declare the timestamp generator out of sync |
| 4   | Lost Tick Error Status            | 0                            | This field indicates if the device has detected at least one lost tick.  0 - A Lost Tick Error has not been detected  1 - A Lost Tick Error has been detected  This bit must be written with 1 to be cleared.  Reporting and control of reporting of this event is defined in Part 8.                                                                                                                                                                                                                                |
| 5   | Lost TSG Sync Error<br>Status     | 0                            | This field indicates that the device has detected at least "Lost TSG Sync Error Threshold" consecutive ticks have been lost.  0 - A Lost TSG Sync Error has not been detected  1 - A Lost TSG Sync Error has been detected  This bit must be written with 1 to be cleared.  Reporting and control of reporting of this event is defined in Part 8.                                                                                                                                                                   |

| Bit  | Name          | Reset<br>Value | Description                                                                                                         |
|------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------|
| 6-7  |               | 0x00           | Reserved                                                                                                            |
| 8-31 | Tick Interval | 0x000000       | For an (S)MECS Master, an (S)MECS shall be sent when time has advanced by this many nanoseconds.                    |
|      |               |                | For an MECS Slave, time has advanced by this many nanoseconds whenever an (S)MECS is received.                      |
|      |               |                | (S)MECS transmission, and (S)MECS timestamp synchronization for received MECS, is disabled when this register is 0. |

The reset value of this field is implementation specific.

### 7.9.5 MECS Next Timestamp MSW CSR (Block Offset 0x18)

On an (S)MECS Master, this register contains the time when the next (S)MECS shall be transmitted. On an (S)MECS Slave, this register contains the timestamp value used to update the Timestamp Generator MSW CSR when the next (S)MECS is received. This register is updated whenever an (S)MECS is received by an MECS Slave, or when an (S)MECS is transmitted by an (S)MECS Master. For more information on the use and operation of this register, refer to Section 6.5.3.6, "MECS Time Synchronization Protocol". The use and meaning of the bit fields of this register shall be as specified in Table 7-42. The bit fields in this register are read/write.

Table 7-42. Bit Settings for MECS Next Timestamp MSW CSR

| Bit  | Name     | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                |
|------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-31 | MSW Bits | 0x00000000  | Most significant 32 bits for the timestamp value used to update the Timestamp Generator MSW CSR when a Multicast Event Control Symbol is received by an MECS Slave.  Most significant 32 bits of the timestamp value compared with the Timestamp Generator value to determine when a Multicast Event Control Symbol must be transmitted by an MECS Master. |

<sup>&</sup>lt;sup>2</sup> The reset value of this field is implementation specific.

<sup>&</sup>lt;sup>3</sup> The reset value of this field is implementation specific.

<sup>&</sup>lt;sup>1</sup>The reset value of this field is implementation specific.

## 7.9.6 MECS Next Timestamp LSW CSR (Block Offset 0x1C)

On an (S)MECS Master, this register contains the time when the next (S)MECS shall be transmitted. On an (S)MECS Slave, this register contains the timestamp value used to update the Timestamp Generator LSW CSR when the next (S)MECS is received. This register is updated whenever an (S)MECS is received by an (S)MECS Slave, or when an (S)MECS is transmitted by an (S)MECS Master.

For more information on the use of this register, refer to Section 6.5.3.6, "MECS Time Synchronization Protocol". The use and meaning of the bit fields of this register shall be as specified in Table 7-43. The bit fields in this register are read/write.

Table 7-43. Bit Settings for MECS Next Timestamp LSW CSR

| Bit  | Name     | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                   |
|------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-31 | LSW Bits | 0x00000000  | Least significant 32 bits for the timestamp value used to update the Timestamp Generator LSW CSR when a Multicast Event Control Symbol is received by an MECS Slave.  Least significant 32 bits of the timestamp value compared with the Timestamp Generator value to determine when a Multicast Event Control Symbol shall be transmitted by an MECS Master. |

### 7.9.7 Timestamp Generator MSW CSR (Block Offset 0x034)

This register indicates the most significant 32 bits of the Timestamp Generator. The use and meaning of the bits and bit fields of this register shall be as specified in Table 7-44. The bits and bit fields in this register are read/write.

Table 7-44. Bit Settings for Timestamp Generator MSW CSR

| Bit  | Name     | Reset Value | Description                                           |
|------|----------|-------------|-------------------------------------------------------|
| 0-31 | MSW Bits | 0x00000000  | Most significant 32 bits for the timestamp generator. |

## 7.9.8 Timestamp Generator LSW CSR (Block Offset 0x038)

This register indicates the least significant 32 bits for the Timestamp Generator. The use and meaning of the bits and bit fields of this register shall be as specified in Table 7-45. The bits and bit fields in this register are read/write.

Table 7-45. Bit Settings for Timestamp Generator LSW CSR

| Bit  | Name     | Reset Value | Description                                            |
|------|----------|-------------|--------------------------------------------------------|
| 0-31 | LSW Bits | 0x00000000  | Least significant 32 bits for the timestamp generator. |

### **7.9.9 Port** *n* **Timestamp 0 MSW CSRs** (**Block Offsets 0x44, 0x84, ..., 0x404**)

These registers contain the value of the Timestamp Generator MSW CSR when a Loop-Timing-Request control symbol is transmitted. The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-46. The bits and bit fields in these registers are read only.

Table 7-46. Bit Settings for Port n Timestamp 0 MSW CSRs

| Bit  | Name     | Reset Value | Description                                            |
|------|----------|-------------|--------------------------------------------------------|
| 0-31 | MSW Bits | 0x00000000  | Most significant 32 bits from the timestamp generator. |

### 7.9.10 Port *n* Timestamp 0 LSW CSRs

(Block Offsets 0x48, 0x88, ..., 0x408)

These registers contain the value of the Timestamp Generator LSW CSR when a Loop-Timing-Request control symbol is transmitted. The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-47. The bits and bit fields in these registers are read only.

Table 7-47. Bit Settings for Port n Timestamp 0 LSW CSRs

| Bit  | Name     | Reset Value | Description                                             |
|------|----------|-------------|---------------------------------------------------------|
| 0-31 | LSW Bits | 0x00000000  | Least significant 32 bits from the timestamp generator. |

### 7.9.11 Port *n* Timestamp 1 MSW CSRs (Block Offsets 0x54, 0x94, ..., 0x414)

These registers contain the value of the Timestamp Generator MSW CSR when a Loop Response control symbol is received. The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-48. The bits and bit fields in these registers are read only.

Table 7-48. Bit Settings for Port n Timestamp 1 MSW CSRs

| Bit  | Name     | Reset Value | Description                                            |
|------|----------|-------------|--------------------------------------------------------|
| 0-31 | MSW Bits | 0x00000000  | Most significant 32 bits from the timestamp generator. |

#### 7.9.12 Port *n* Timestamp 1 LSW CSRs

(Block Offsets 0x58, 0x98, ..., 0x418)

These registers contain the value of the Timestamp Generator LSW CSR when a Loop Response control symbol is received. The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-49. The bits and bit fields in these registers are read only.

Table 7-49. Bit Settings for Port n Timestamp 0 LSW CSRs

| Bit  | Name     | Reset Value | Description                                             |
|------|----------|-------------|---------------------------------------------------------|
| 0-31 | LSW Bits | 0x00000000  | Least significant 32 bits from the timestamp generator. |

### 7.9.13 Port *n* Timestamp Generator Synchronization CSRs (Block Offsets 0x60, 0xA0, ..., 0x420)

These registers control the Timestamp Generator Synchronization capabilities that the port will accept and transmit. The columns in Table 7-50 determine which fields must be implemented, based on the bit field values of the Timestamp CAR.

The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-50. The bits and bit fields in these registers are read/write.

Table 7-50. Bit Settings for Port n Timestamp Generator Synchronization CSRs

| Bit  | Name                                                | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                               | Time<br>Slave | Time<br>Master | Com.<br>Freq. |
|------|-----------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------------|
| 0    | Accept Timestamps                                   | 0ь0            | Indicates whether the device will accept Timestamp Control Symbols from the link partner. 0b0 - Device will not accept Timestamp Control Symbols from the link partner. 0b1 - Device accepts Timestamp Control Symbols from the link partner.                                                                                                                             | X             | -              | -             |
| 1    | Disable Clock<br>Compensation<br>Sequence           | 0ь0            | Controls whether the device will transmit<br>Clock Compensation Sequences.<br>0b0 - Device transmits clock compensation<br>sequences regularly as required<br>0b1 - Device does not transmit clock<br>compensation sequences.                                                                                                                                             | -             | -              | X             |
| 2    | Auto-update Link<br>Partner Timestamp<br>Generators | ОЬО            | Controls whether the device will automatically update the timestamp generator of the link partner connected to this port if the timestamp generator on this device is set. 0b0 - Do not automatically update the link partner timestamp generator 0b1 - Automatically update the link partner timestamp generator whenever the timestamp generator on this device is set. | -             | X              | -             |
| 3-5  |                                                     | 0x00           | Reserved                                                                                                                                                                                                                                                                                                                                                                  | -             | -              | -             |
| 6-7  | Port Operating Mode                                 | ОРОО           | When a port supports both time slave and master capabilities, this bit is used to control the port's operating mode.  0b00 - Master and slave functionality disabled  0b01 - Time slave functionality enabled  0b10 - Time master functionality enabled  0b11 - Reserved                                                                                                  | X             | X              | -             |
| 8-18 |                                                     | 0x00           | Reserved                                                                                                                                                                                                                                                                                                                                                                  | -             | -              | -             |

Table 7-50. Bit Settings for Port n Timestamp Generator Synchronization CSRs

| Bit   | Name                    | Reset<br>Value       | Description                                                                                                                                                                                                                                                                                                                                                                                      | Time<br>Slave | Time<br>Master | Com.<br>Freq. |
|-------|-------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------------|
| 19    | Tx Has Lower<br>Latency | See<br>Footnote<br>1 | Indicates whether the transmit path has lower latency than the receive path, or vice versa. This value controls how the Asymmetry field is applied to loop delay calculations.  0b0 - Tx has higher latency than Rx.  0b1 - Tx has lower latency than Rx.                                                                                                                                        | X             | X              | -             |
| 20-31 | Asymmetry               | See<br>Footnote<br>1 | Measure of the latency difference between the receive path and transmit path of this port. The value represents the number of nanoseconds.  0x000 - No difference between transmit and receive control path latency.  0x001 - One nanosecond difference between transmit and receive control path latency  0xFFF - 4095 nanoseconds difference between transmit and receive control path latency | X             | X              | -             |

<sup>1</sup> The reset value of this field is implementation specific.

### 7.9.14 Port *n* Auto Update Counter CSRs (Block Offsets 0x64, 0xA4, ..., 0x424)

These registers determine how often a timestamp generator master updates the link partner's timestamp generator. This is done on a per port basis since each link partner may have different tolerances/requirements for timestamp updates. The interval allows the link partner to be updated with intervals that range from once a microsecond to once an hour.

Periodic timestamp updates shall not be sent when these registers are 0.

The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-51. The bits and bit fields in these registers are read/write.

Table 7-51. Bit Settings for Port n Auto Update Counter CSRs

| Bit  | Name          | Reset Value | Description                                                 |
|------|---------------|-------------|-------------------------------------------------------------|
| 0-31 | Update Period | 0x00000000  | Time between timestamp updates. Units are 1024 nanoseconds. |

# 7.9.15 Port *n* Timestamp Synchronization Command CSRs (Block Offsets 0x68, 0xA8, ..., 0x428)

These registers enable Loop-Timing Request control symbols to be sent to the link partner. They also allow a sequence of Timestamp Control Symbols to be sent to the link partner to set the link partner's timestamp generator.

The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-52. The bits and bit fields in these registers are read/write.

Table 7-52. Bit Settings for Port n Timestamp Synchronization Command CSRs

| Bit   | Name                | Reset Value | Description                                                                                                                                                                                                                                                                                                           |
|-------|---------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-22  |                     | 0x00        | Reserved                                                                                                                                                                                                                                                                                                              |
| 23    | Send Zero Timestamp | 060         | A port shall transmit a sequence of Timestamp Control Symbols when this field is written with a value of 1 and the Port Operating Mode is set to 0b10 (Master Enabled).  The Timestamp Control Symbols shall carry a value of zero for all timestamp generator bits.                                                  |
| 24-26 |                     | 0x00        | Reserved                                                                                                                                                                                                                                                                                                              |
| 27    | Send Timestamp 0b0  |             | A port shall transmit a sequence of Timestamp Control Symbols when this field is written with a value of 1 and the Port Operating Mode is set to 0b10 (Master Enabled).  The Timestamp Control Symbols shall carry the value of the current timestamp generator, with the addition of the Port n Timestamp Offset CSR |
| 28    | 28 0x00             |             | Reserved                                                                                                                                                                                                                                                                                                              |
| 29-31 | Command             | 0ь000       | Contents of the "Cmd" field of a Timing control symbol to send to the link partner. Legal values are: 0b000 - Send Multicast Event Control Symbol 0b001 - Send Secondary Multicast Event Control Symbol 0b011 - Send Loop-Timing Request Control Symbol                                                               |

### 7.9.16 Port *n* Timestamp Synchronization Status CSRs (Block Offsets 0x6C, 0xAC, ..., 0x42C)

These registers contain the status of pending commands sent using the Port n Timestamp Synchronization Command CSR.

The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-53. The bits and bit fields in these registers are read only.

Table 7-53. Bit Settings for Port n Timestamp Synchronization Status CSRs

| Bit   | Name           | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Response_valid | 0ь0         | If the value written to the Command field of the Port <i>n</i> Timestamp Synchronization Command CSR causes a loop-response, this bit indicates that the loop-response has been received and the status fields are valid. If the value written to the Command field of the Port <i>n</i> Timestamp Synchronization Command CSR does not cause a loop-response, then this bit indicates that the request has been transmitted. This bit automatically clears on read. |
| 1-21  |                | 0x00        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 22-31 | Delay          | 0x000       | Contents of the "Delay" field of the Link Response control symbol: This field shall be valid when a loop-timing request was transmitted and the response_valid field is 1.  A value of 0x3FF indicates that the delay in the link partner exceeded 1022 nsec.                                                                                                                                                                                                        |

# 7.9.17 Port *n* Timestamp Offset CSRs (Block Offsets 0x70, 0xB0, ..., 0x430)

These registers contain the number of nanoseconds to add to the current Timestamp Generator value before sending a sequence of Timestamp control symbols to the link partner. The use and meaning of the bits and bit fields of these registers shall be as specified in Table 7-54. The bits and bit fields in these register are read/write.

Table 7-54. Bit Settings for Port n Timestamp Offset CSRs

| Bit   | Name   | Reset Value | Description                                                                                                                           |
|-------|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0-15  | Offset | 0x0000      | Count of the number of nanoseconds to add to the timestamp generator value when transmitting a sequence of Timestamp Control Symbols. |
| 16-31 |        | 0x0000      | Reserved                                                                                                                              |

#### 7.10 Miscellaneous Physical Layer Extension Block

The Miscellaneous Physical Layer Extension Block is optional. The Miscellaneous Physical Layer Extension Block contains different registers depending on the Miscellaneous Physical Layer Extension Block CAR field values as defined in Table 7-57.

The "SAL" column in Table 7-55 indicates which registers shall be implemented when the "SAL Support" bit is 1. The "SMECS" column indicates which registers shall be implemented when the "SMECS Support" bit is 1. The "PRBS" column indicates which registers shall be implemented when the "PRBS Support" bit is 1. In all cases, an "X" in a column means that the register shall be implemented.

The Miscellaneous Physical Layer Extension Block shall not be implemented if the "SAL Support", "SMECS Support", and "PRBS Support" bits are all 0.

Table 7-55. Miscellaneous Physical Layer Extension Block

|            | Block Byte<br>Offset | Register Name                                       | SAL | SMECS | PRBS |
|------------|----------------------|-----------------------------------------------------|-----|-------|------|
| r          | 0x00                 | Miscellaneous Physical Layer Extension Block Header | X   | X     | X    |
| Header     | 0x04                 | Miscellaneous Physical Layer CAR                    | X   | X     | X    |
| H          | 0x08-3C              | Reserved                                            | -   | -     | -    |
|            | 0x40                 | Port 0 Port Reinit Control CSR                      | X   | -     | X    |
|            | 0x44                 | Port 0 SAL Control and Status CSR                   | X   | -     | -    |
|            | 0x48                 | Port 0 SMECS Control CSR                            | -   | X     | -    |
|            | 0x4C                 | Port 0 PRBS Control CSR                             | -   | -     | X    |
| Port 0     | 0x50                 | Port 0 PRBS Lane Control CSR                        |     |       | X    |
| Por        | 0x54                 | Port 0 PRBS Status 0 CSR                            | -   | -     | X    |
|            | 0x58                 | Port 0 PRBS Status 1 CSR                            | -   | -     | X    |
|            | 0x5C                 | Port 0 PRBS Locked Time CSR                         | -   | -     | X    |
|            | 0x60                 | Port 0 PRBS Seed CSR                                | -   | -     | X    |
|            | 0x64-7C              | Reserved                                            | -   | -     | -    |
| Ports 1-14 | 0x80-3FC             | Assigned to Port 1-14 CSRs                          |     |       |      |

Table 7-55. Miscellaneous Physical Layer Extension Block

|      | Block Byte<br>Offset | Register Name                      | SAL | SMECS | PRBS |
|------|----------------------|------------------------------------|-----|-------|------|
|      | 0x400                | Port 15 Port Reinit Control CSR    | X   | -     | X    |
|      | 0x404                | Port 15 SAL Control and Status CSR | X   | -     | -    |
|      | 0x408                | Port 15 SMECS Control CSR          | -   | X     | -    |
|      | 0x40C                | Port 15 PRBS Control CSR           | -   | -     | X    |
| 15   | 0x410                | Port 15 PRBS Lane Control CSR      | -   | -     | X    |
| Port | 0x414                | Port 15 PRBS Status 0 CSR          | -   | -     | X    |
|      | 0x418                | Port 15 PRBS Status 1 CSR          | -   | -     | X    |
|      | 0x42C                | Port 15 PRBS Locked Time CSR       | -   | -     | X    |
|      | 0x430                | Port 15 PRBS Seed CSR              | -   | -     | X    |
|      | 0x434-43C            | Reserved                           | ı   | -     | -    |

### 7.10.1 Miscellaneous Physical Layer Extension Block Header (Block Offset 0x0)

The Miscellaneous Physical Layer Extension Block Header register contains the EF\_PTR to the next EF\_BLK and the EF\_ID that identifies this as the Miscellaneous Physical Layer Block Header. The use and meaning of the bit fields of this register shall be as specified in Table 7-56. The register is read-only.

Table 7-56. Bit Settings for Miscellaneous Physical Layer Extension Block Header

| Bit   | Name        | Reset<br>Value | Description                                                               |
|-------|-------------|----------------|---------------------------------------------------------------------------|
| 0-15  | 0-15 EF_PTR |                | Hard wired pointer to the next block in the data structure, if one exists |
| 16-31 | EF_ID       | 0x0010         | Hard wired Extended Features ID                                           |

# 7.10.2 Miscellaneous Physical Layer CAR (Block Offset 0x04)

This register indicates which Timestamp Synchronization capabilities the device supports. The use and meaning of the bit fields of this register shall be as specified in Table 7-39. The bit fields in this register are read only.

Table 7-57. Bit Settings for Miscellaneous Physical Layer CAR

| Bit  | Name          | Reset<br>Value       | Description                                                                                                                                                                                 |
|------|---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | SAL Support   | See<br>Footnote      | Indicates whether the device supports Structurally Asymmetric Links 0b0 - Device does not support Structurally Asymmetric Links 0b1 - Device supports Structurally Asymmetric Links         |
| 1    | SMECS Support | See<br>Footnote      | Indicates whether the device supports Secondary Multicast Event Control Symbols (SMECS) 0b0 - Device does not support SMECS 0b1 - Device supports SMECS                                     |
| 2    | PRBS Support  | See<br>Footnote<br>1 | Indicates whether the device supports standard Pseudo Random Binary Sequence (PRBS) testing 0b0 - Device does not support standard PRBS testing 0b1 - Device supports standard PRBS testing |
| 3-31 |               | 0                    | Reserved                                                                                                                                                                                    |

<sup>1</sup> The reset value of this field is implementation specific.

# 7.10.3 Port *n* Reinit Control CSR (Block Offset 0x40, 0x80, 0xC0,..., 0x440)

This register shall be implemented whenever at least one of the Miscellaneous Physical Layer CAR "SAL Support" and "PRBS Support" bits are set. If the SAL Support and Diagnostic Support bits are clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-58. The bit fields in this register are read/write.

Table 7-58. Bit Settings for Port n Reinit Control CSR

| Bit   | Name               | Reset<br>Value | Description                                                                                                                                                                                                  |
|-------|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-12  | -                  | 0              | Reserved                                                                                                                                                                                                     |
| 13-15 | Silence Count      | 0              | When non-zero, decremented each time the port initialization state machine enters the SILENT state. Structurally Asymmetric Link operation and/or PRBS operation may be enabled when this field is non-zero. |
| 16-30 | -                  | 0              | Reserved                                                                                                                                                                                                     |
| 31    | Pulse Force-Reinit | 0              | When written with 1, causes the port initialization state machine to enter the SILENT state. Always reads as 0.                                                                                              |

### 7.10.4 Port *n* SAL Control and Status CSR (Block Offset 0x44, 0x84, 0xC4,..., 0x444)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "SAL Support" bit is set. If the SAL Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-59. Except where noted below, the bit fields in this register are read/write.

Table 7-59. Bit Settings for Port *n* SAL Control and Status CSR

| Bit   | Name         | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|--------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | SAL Enabled  | 0              | Status of Structurally Asymmetric Link operation: 0 - SAL is not active 1 - SAL is active SAL Enabled shall be set when the port transitions to the SILENT state and Silence Count is greater than 0. SAL Enabled shall be cleared when the Silence Count value is 0. This bit is read-only.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1-11  | -            | 0              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 12-15 | SAL RX Width | 0              | When SAL Enabled is set, this field controls the receive operating width of the port. This field is encoded as follows:  0b0000 - No override  0b0001 - 1x, lane 0  0b0010 - 1x, lane 1  0b0011 - 1x, lane 2  0b0100 - 1x, lane 3  0b0101 - 2x, lanes 0 & 1. Lanes 2 and 3 are not used.  0b0110 - 2x, lanes 2 & 3  0b0111 - 4x, lanes 0-3  0b1000 - 8x, lanes 0-7  0b1001 - 16x  0b1010-0b1011 - Implementation specific  0b1100-0b1111 - Reserved                                                                                                                                                                                                                                                                 |
| 16-27 | -            | 0              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 28-31 | SAL TX Width | 0              | When SAL Enabled is set, this field controls the transmit operating width of the port. This field is encoded as follows:  0b0000 - No override  0b0001 - 1x, lane 0. Disable lanes 1, 2, and 3.  0b0010 - 1x, lane 1. Disable lanes 0, 2 and 3.  0b0010 - 1x, lane 2. Disable lanes 0, 1, and 3.  0b0100 - 1x, lane 3. Disable lanes 0, 1, and 2. Transmit Lane 0 compliant data on lane 3.  0b0101 - 2x, lanes 0 & 1. Disable lanes 2 and 3.  0b0110 - 2x, lanes 2 & 3. Transmit lane 0 and 1 2x compliant data streams on lanes 2 and 3. Disable transmission on lanes 0 and 1.  0b0111 - 4x, lanes 0-3  0b1000 - 8x, lanes 0-7  0b1001 - 16x.  0b1010-0b1011 - Implementation specific  0b1100-0b1111 - Reserved |

# 7.10.5 Port *n* SMECS Control CSR (Block Offset 0x48, 0x88, 0xC8,..., 0x448)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "SMECS Support" bit is set. If the SMECS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-60. The bit fields in this register are read/write.

Table 7-60. Bit Settings for Port n SMECS Control CSR

| Bit  | Name                                        | Reset<br>Value | Description                                                                                              |
|------|---------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------|
| 0    | Secondary<br>Multicast-Event<br>Participant | 0              | Retransmit incoming Secondary Multicast-event control symbols out this port (multiple port devices only) |
| 1-31 | -                                           | 0              | Reserved                                                                                                 |

# 7.10.6 Port n PRBS Control CSR (Block Offset 0x4C, 0x8C, 0xCC,..., 0x44C)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set. If the PRBS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-61. The bit fields in this register are read/write.

Table 7-61. Bit Settings for Port n PRBS Control CSR

| Bit | Name                   | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PRBS Active            | 0              | Indicates whether a PRBS test is in progress on this port. 0b0 - PRBS test is not active 0b1 - PRBS test is active This bit shall be read only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1   | PRBS Completed         | 0              | Indicates whether a PRBS test has been performed on this port.  0b0 - PRBS test has not been performed on this port  0b1 - PRBS test has been performed on this port  This bit shall be cleared when '1' is written to this field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2-6 | PRBS Pattern Selection | 0              | When PRBS Active is set, this field controls the PRBS pattern that is transmitted and checked by this port.  0b00000 - Diagnostics are disabled 0b00001 - Transmit and check X <sup>7</sup> +X <sup>6</sup> +1. This pattern shall be supported by devices operating at Baud Rate Class 1 speeds. 0b00010 - Transmit and check X <sup>9</sup> +X <sup>5</sup> +1. This pattern shall be supported by devices operating at Baud Rate Class 2 and/or Baud Rate Class 3 lane speeds. 0b00011 - Transmit and check X <sup>15</sup> +X <sup>14</sup> +1. This pattern shall be supported by devices operating at Baud Rate Class 2 and/or Baud Rate Class 3 lane speeds. 0b00100 - Transmit and check X <sup>23</sup> +X <sup>18</sup> +1. This pattern shall be supported by devices operating at Baud Rate Class 2 and/or Baud Rate Class 3 lane speeds. 0b00101 - Transmit and check X <sup>31</sup> +X <sup>28</sup> +1. This pattern shall be supported by devices operating at Baud Rate Class 2 and/or Baud Rate Class 3 lane speeds. 0b00101 - Reserved 0b01101 - Reserved 0b01101 - Reserved 0b011000-0b01111 - Implementation Specific 0b10000-0b01111 - Reserved  Attempting to set the PRBS Pattern Selection value to an unsupported value shall result in a programmed value of 0b00000. |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

Table 7-61. Bit Settings for Port n PRBS Control CSR

| Bit   | Name                            | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|---------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-15  | PRBS Lock Interval<br>Threshold | 0              | The period of time for which a PRBS sequence must be received error free before declaring PRBS lock.                                                                                                                                                                                                                                                                                                                                                                                      |
|       |                                 |                | 0 - Lock immediately 1 - One Silence Timer period 2 - Two Silence Timer periods                                                                                                                                                                                                                                                                                                                                                                                                           |
|       |                                 |                | 0x1FF - 511 Silence Timer periods Note: A Silence Timer period is defined as the period of time required to cause "silence_tmr_done" to be asserted.                                                                                                                                                                                                                                                                                                                                      |
| 16-31 | PRBS Test Interval              | 0              | The period of time that a PRBS sequence must be transmitted before declaring the diagnostic complete. The granularity of this field is a PRBS Test Interval Tick. If an implementation supports the Port n Link Timers Control 2 CSR "Discovery Completion Timer" field, a Test Interval Tick shall be the same as the Discovery Completion Timer period. If an implementation does not support the Discovery Completion Timer field, as Test Interval Tick shall be one second, +/- 33%. |
|       |                                 |                | 0x0000 - 65,536 PRBS Test Interval Ticks<br>0x0001 - One PRBS Test Interval Tick<br>0x0002 - Two PRBS Test Interval Ticks<br>0x0003 - Three PRBS Test Interval Ticks<br><br>0xFFFF - 65,535 PRBS Test Interval Ticks                                                                                                                                                                                                                                                                      |

### 7.10.7 Port *n* PRBS Lane Control CSR (Block Offset 0x50, 0x90, 0xD0,..., 0x450)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set. If the PRBS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-62. The bit fields in this register are read/write.

Table 7-62. Bit Settings for Port n PRBS Lane Control CSR

| Bit   | Name                          | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-15  | PRBS Transmit Lane<br>Control | 0              | Bit vector of lanes. When a bit is set, the PRBS pattern shall be transmitted on the corresponding lane.  0x0001 - Transmit PRBS on lane 0 0x0002 - Transmit PRBS on lane 1 0x0004 - Transmit PRBS on lane 2  0x8000 - Transmit PRBS on lane 15 Bits corresponding to lanes greater than the maximum transmit port width shall be reserved.  It shall be possible to set all supported bits in any combination.                                                            |
| 16-31 | PRBS Receive Lane<br>Control  | 0              | Bit vector of lanes. When a bit is set, the PRBS pattern shall be checked on the corresponding lane.  0x0001 - Check PRBS on lane 0 0x0002 - Check PRBS on lane 1 0x0004 - Check PRBS on lane 2  0x8000 - Check PRBS on lane 15 Bits corresponding to lanes greater than the maximum receive port width shall be reserved.  It shall be possible to set one bit at a time within this field. It may be possible to set more than one bit simultaneously within this field. |

# 7.10.8 Port *n* PRBS Status 0 CSR (Block Offset 0x54, 0x94, 0xD4,..., 0x454)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set. If the PRBS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-63. The bit fields in this register are read only.

Table 7-63. Bit Settings for Port n PRBS Status 0 CSR

| Bit | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Lane 7 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 7 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved.  1 - PRBS Lock has been achieved.  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port with is 4x or less.                                             |
| 1-3 | Lane 7 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 7 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 4x or less. |
| 4   | Lane 6 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 6 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved.  1 - PRBS Lock has been achieved.  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 4x or less.                                            |
| 5-7 | Lane 6 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 6 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 4x or less.  |
| 8   | Lane 5 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 5 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved.  1 - PRBS Lock has been achieved.  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 4x or less.                                            |

Table 7-63. Bit Settings for Port n PRBS Status 0 CSR

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                               |
|-------|----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9-11  | Lane 5 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 5 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 4x or less.  |
| 12    | Lane 4 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 4 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved.  1 - PRBS Lock has been achieved.  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 4x or less.                                            |
| 13-15 | Lane 4 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 4 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 4x or less. |
| 16    | Lane 3 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 3 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved.  1 - PRBS Lock has been achieved.  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 2x or less.                                            |
| 17-19 | Lane 3 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 3 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 2x or less. |
| 20    | Lane 2 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 2 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 2x or less.                                              |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

Table 7-63. Bit Settings for Port n PRBS Status 0 CSR

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                               |
|-------|----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-23 | Lane 2 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 2 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 2x or less. |
| 24    | Lane 1 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 1 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved  This field shall be cleared at the start of any PRBS test for the port.  This field shall be reserved if the maximum port width is 1x.                                                      |
| 25-27 | Lane 1 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 1 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. This field shall be reserved if the maximum port width is 1x.         |
| 28    | Lane 0 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 0 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                                                                                      |
| 29-31 | Lane 0 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 0 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port.                                                                        |

### 7.10.9 Port *n* PRBS Status 1 CSR (Block Offset 0x58, 0x98, 0xD8,..., 0x458)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set and the maximum port width is 16x. If the PRBS Support bit is clear or the maximum port width is not 16x this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-64. The bit fields in this register are read only.

Table 7-64. Bit Settings for Port *n* PRBS Status 1 CSR

| Bit  | Name                        | Reset<br>Value | Description                                                                                                                                                                                                                                                                                          |
|------|-----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Lane 15 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 15 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved  This field shall be cleared at the start of any PRBS test for the port.                                               |
| 1-3  | Lane 15 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 15 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. |
| 4    | Lane 14 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 14 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                |
| 5-7  | Lane 14 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 14 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port.  |
| 8    | Lane 13 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 13 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                |
| 9-11 | Lane 13 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 13 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. |

Table 7-64. Bit Settings for Port n PRBS Status 1 CSR

| Bit   | Name                        | Reset<br>Value | Description                                                                                                                                                                                                                                                                                          |
|-------|-----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12    | Lane 12 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 12 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                |
| 13-15 | Lane 12 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 12 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. |
| 16    | Lane 11 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 11 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                |
| 17-19 | Lane 11 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 11 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port.  |
| 20    | Lane 10 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 10 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                |
| 21-23 | Lane 10 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 10 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. |
| 24    | Lane 9 PRBS Lock<br>Status  | 0              | Indicates whether the PRBS checker for Lane 9 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved This field shall be cleared at the start of any PRBS test for the port.                                                 |
| 25-27 | Lane 9 PRBS Error<br>Count  | 0              | Saturating count of PRBS errors detected on Lane 9 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected 0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port.   |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

Table 7-64. Bit Settings for Port n PRBS Status 1 CSR

| Bit   | Name                       | Reset<br>Value | Description                                                                                                                                                                                                                                                                                         |
|-------|----------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28    | Lane 8 PRBS Lock<br>Status | 0              | Indicates whether the PRBS checker for Lane 8 was able to achieve PRBS lock during the last PRBS test.  0 - PRBS Lock has not been achieved  1 - PRBS Lock has been achieved  This field shall be cleared at the start of any PRBS test for the port.                                               |
| 29-31 | Lane 8 PRBS Error<br>Count | 0              | Saturating count of PRBS errors detected on Lane 8 during the last PRBS test.  0b000 - No errors were detected 0b001 - One error was detected 0b010 - Two errors were detected  0b111 - At least seven errors were detected This field shall be cleared at the start of any PRBS test for the port. |

# 7.10.10 Port n PRBS Locked Time CSR (Block Offset 0x5C, 0x9C, 0xDC,..., 0x45C)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set. If the PRBS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-65. The bit fields in this register are read only.

Table 7-65. Bit Settings for Port n PRBS Locked Time CSR

| Bit   | Name                 | Reset<br>Value | Description                                                                                                                                                                                                                                                              |
|-------|----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-15  | All PRBS Locked Time | 0              | This field contains the count of the full and partial PRBS Test Interval Ticks that occurred after all lanes selected in the "PRBS Receive Lane Control" field have asserted PRBS Lock.                                                                                  |
|       |                      |                | 0x0000 - Not all lanes declared PRBS Lock during the PRBS Test Interval 0x0001 - Between 0 and 1 full PRBS Test Interval Ticks elapsed after all lanes asserted PRBS Lock.  0x0002 - Between 1 and 2 PRBS Test Interval Ticks elapsed after all lanes asserted PRBS Lock |
|       |                      |                | 0xFFFF - Between 65534 and 65535 PRBS Test Interval Ticks elapsed after all lanes asserted PRBS Lock.                                                                                                                                                                    |
|       |                      |                | This field shall be cleared at the start of any PRBS test for the port.                                                                                                                                                                                                  |
| 16-31 | -                    | 0              | Reserved                                                                                                                                                                                                                                                                 |

### 7.10.11 Port *n* PRBS Seed CSR (Block Offset 0x60, 0xA0, 0xE0,..., 0x460)

This register shall be implemented whenever the Miscellaneous Physical Layer CAR "PRBS Support" bit is set. If the PRBS Support bit is clear this register shall be reserved. The use and meaning of the bit fields of this register shall be as specified in Table 7-66.

This register defines the starting seed value used to generate the PRBS sequence.

The ability to write the bit fields in this register is optional.

Table 7-66. Bit Settings for Port n PRBS Seed CSR

| Bit  | Name | Reset Value | Description                                                                                      |
|------|------|-------------|--------------------------------------------------------------------------------------------------|
| 0-31 | Seed | 0xFFFFFFF   | Starting seed value used for PRBS generation.                                                    |
|      |      |             | Seed sizes of less than 32 bits shall be taken from the least significant bits of this register. |

### **Chapter 8 Signal Descriptions**

#### 8.1 Introduction

This chapter contains the signal pin descriptions for a RapidIO LP-Serial port. The interface is defined either as a 1x, 2x, 4x, 8x, or 16x lane, full duplex, point-to-point interface using differential signaling. A lane implementation consists of Nx4 wires with two for the egress and two for the ingress direction. The electrical details are described in Chapter 9, "Common Electrical Specifications for less than 6.5 Gbaud LP-Serial Links" and Chapter 12, "Electrical Specification for 10.3125 and 12.5 Gbaud LP-Serial Links".

#### **8.2 Signal Definitions**

Table 8-1 provides a summary of the RapidIO LP-Serial signal pins as well as a short description of their functionality.

| Signal Name              | I/O | Signal Meaning                                                                                                                                                                                                               | <b>Timing Comments</b>                                         |
|--------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| TD[0-(N-1)] <sup>1</sup> | О   | Transmit Data - The transmit data is a unidirectional point to point bus designed to transmit the packet information. The TD bus of one device is connected to the RD bus of the receiving device. TD[0] is used in 1x mode. | Clocking is embedded in data using 8b/10b or 64b/67b encoding. |
| TD[0-(N-1)] <sup>1</sup> | О   | Transmit Data complement—These signals are the differential pairs of the TD signals.                                                                                                                                         |                                                                |
| RD[0-(N-1)] <sup>1</sup> | I   | Receive Data - The receive data is a unidirectional point to point bus designed to receive the packet information. The RD bus of one device is connected to the TD bus of the receiving device. RD[0] is used in 1x mode.    | Clocking is embedded in data using 8b/10b or 64b/67b encoding. |
| RD[0-(N-1)] <sup>1</sup> | I   | Receive Data complement—These signals are the differential pairs of the RD signals.                                                                                                                                          |                                                                |

Table 8-1. LP-Serial Signal Description

#### 8.3 Serial RapidIO Interface Diagrams

Figure 8-1 shows the signal interface diagram connecting two 1x devices together with the RapidIO LP-Serial interconnect.



Figure 8-1. RapidIO 1x Device to 1x Device Interface Diagram

Figure 8-2 shows the signal interface diagram connecting two Nx devices together with the RapidIO LP-Serial interconnect.



Figure 8-2. RapidIO Nx Device to Nx Device Interface Diagram

Figure 8-3 shows the connections between a Nx LP-Serial device and a 1x LP-Serial device.



Figure 8-3. RapidIO Nx Device to 1x Device Interface Diagram

# Chapter 9 Common Electrical Specifications for less than 6.5 Gbaud LP-Serial Links

#### 9.1 Introduction

The chapter defines the common electrical specifications for the LP-Serial Physical Layer. Chapter 10, "1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud LP-Serial Links" defines Level I links compatible with the 1.3 version of the Physical Layer Specification, that supports baud rates of 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud. Chapter 11, "5 Gbaud and 6.25 Gbaud LP-Serial Links" defines Level II links that support baud rates of 5 Gbaud and 6.25 Gbaud.

#### A Level I link shall:

- allow 1.25 Gbaud, 2.5 Gbaud, or 3.125 Gbaud baud rates
- supports AC coupling
- supports hot plug
- supports short run (SR) and long run (LR) links achieved with two transmitters
- support single receiver specification that will accept signals from both the short run and long run transmitter specifications
- achieve Bit Error Ratio of lower than  $10^{-12}$  per lane

#### A Level II link shall:

- allow 5 Gbaud or 6.25 Gbaud baud rates
- supports AC coupling and optional DC coupling
- supports hot plug
- supports short run (SR), medium run (MR), and long run (LR) links achieved with two transmitters and two receivers
- achieves Bit Error Ratio of lower than  $10^{-15}$  per lane but test requirements will be verified to  $10^{-12}$  per lane.

Together, these specifications allow for solutions ranging from simple chip-to-chip interconnect to board-to-board interconnect driving two connectors across a backplane. The faster and wider electrical interfaces specified here are required to provide higher density and/or lower cost interfaces.

The short run defines a transmitter and a receiver that should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The smaller swings of the short run specification reduces the overall power used by the transceivers.

The long run defines a transmitter and receiver that use larger voltage swings and channel equalization that allows a user to drive signals across two connectors and backplanes.

The two transmitter specifications allows for a medium run specification that also uses larger voltage swings that are capable of driving signals across a backplane but simplifies the receiver requirements to minimize power and complexity. This option has been included to allow the system integrator to deploy links that take advantage of either channel materials and/or construction techniques that reduce channel loss to achieve lower power systems.

It is also a goal of this specification to enable the inter-operability of Level I and Level II links to allow newer devices to be used with existing legacy devices.

All unit intervals are specified with a tolerance of  $\pm 100$  ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm.

The electrical specifications are based on loss, jitter, and channel cross-talk budgets and defines the characteristics required to communicate between a transmitter and a receiver using nominally  $100\Omega$  differential copper signal traces on a printed circuit board. Rather than specifying materials, channel components, or configurations, this specification focuses on effective channel characteristics. Hence a short length of poorer material should be equivalent to a longer length of premium material. A 'length' is effectively defined in terms of its attenuation rather than physical distance.

The RapidIO specification defines applicable data characteristics (e.g. DC balance, transition density, maximum run length), channel models and compliance points/parameters supporting the physical run and conditions.

Finally it is assumed that the link designer has taken care to minimize reflections and crosstalk so that the link can be sufficiently equalized with the transmitter and receiver chosen.

#### 9.2 References

 IEEE Standard 802.3ae-2002. "Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Special Requirements. Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specification. Amendment: Media Access Control (MAC) Parameters, Physical Layers, and Management Parameters for 10 Gb/s Operation", IEEE Std. 802.3ae-2002, August 30, 2002.

- 2. Optical Internetworking Forum "Common Electrical I/O (CEI) Electrical and Jitter Interoperability Agreements for 6G+ bps and 11G+ bps I/O", IA # OIF-CEI-02.0, January 28, 2005.
- 3. ITU-T Recommendation O.150 May 1996 and corrigendum May 2002. General requirements for instrumentation for performance measurements on digital transmission equipment.
- 4. Low Voltage Differential Swing (LVDS), ANSI/TIA/EIA-644-A-2001
- 5. Optical Internetworking Forum, OIF 2002.507.01 High Speed Backplane (HSB) Interface Electrical Specification for 5-6.375Gbps Baud Rates over Currently Existing Communications Backplanes.

#### 9.3 Abbreviations

Table 9-1. Abbreviations

| Abbreviation | Meaning                                                      |
|--------------|--------------------------------------------------------------|
| BER          | Bit Error Ratio                                              |
| BERT         | Bit Error Ratio Test or Tester                               |
| BUJ          | Bounded Uncorrelated Jitter                                  |
| CBGJ         | Correlated Bounded Gaussian Jitter                           |
| СВНРЈ        | Correlated Bounded High Probability Jitter                   |
| CEI          | Common Electrical I/O                                        |
| CDF          | Cumulative Distribution Function                             |
| CDR          | Clock Data Recovery                                          |
| CID          | Consecutive Identical Digits                                 |
| CML          | Current Mode Logic                                           |
| Cn           | Cursor number                                                |
| DCD          | Duty Cycle Distortion                                        |
| dB           | Decibel                                                      |
| DDJ          | Data Dependent Jitter                                        |
| DFE          | Decision Feedback Equalizer                                  |
| DJ           | Deterministic Jitter                                         |
| DUT          | Device Under Test                                            |
| EMI          | Electro-Magnetic Interference                                |
| erf          | error function                                               |
| erfinv       | inverse error function                                       |
| ESD          | Electro-Static Discharge                                     |
| FEXT         | Far End Cross Talk                                           |
| FFT          | Fast Fourier Transform                                       |
| FIR          | Finite Impulse Response                                      |
| FR-4         | Fire Retardant 4 Glass Reinforce Epoxy Laminate PCB material |

**Table 9-1. Abbreviations** 

| Abbreviation    | Meaning                                            |
|-----------------|----------------------------------------------------|
| Gbps            | Giga bits per second                               |
| GJ              | Gaussian Jitter                                    |
| Gbaud           | Giga symbols per second                            |
| HF              | High Frequency                                     |
| HPF             | High Pass Filter                                   |
| НРЈ             | High Probability Jitter                            |
| IA              | Implementation Agreement                           |
| ISI             | Inter-Symbol Interference                          |
| LMS             | Least Mean Square                                  |
| LPF             | Low Pass Filter                                    |
| LVDS [4]        | Low Voltage Differential Signal                    |
| LR              | Long Run                                           |
| mA              | milli-Amp                                          |
| MR              | Medium Run                                         |
| mV              | milli-Volt                                         |
| NEXT            | Near End Cross Talk                                |
| NRZ             | Non Return to Zero                                 |
| PCB             | Printed Circuit Board                              |
| PDF             | Probability Distribution Function                  |
| PECL            | Positive Emitter Coupled Logic                     |
| PJ              | Periodic Jitter                                    |
| pp              | Peak to Peak                                       |
| ppd             | Peak to Peak Differential (as in 300mVppd)         |
| PLL             | Phase Locked Loop                                  |
| ps              | pico second                                        |
| PRBS            | Pseudo Random Bit Stream                           |
| Q               | Inverse error function                             |
| RJ              | Random Jitter                                      |
| RV              | Random Variable                                    |
| RX              | Receiver                                           |
| R_Zvtt          | Resistance of termination to Vtt                   |
| S11 and S22     | reflection coefficient                             |
| S21             | transmission coefficient                           |
| SCC11 and SCC22 | Common mode reflection coefficients                |
| SCD11 and SCD22 | Differential to common mode conversion coefficient |
| SDD11 and SDD22 | Differential reflection coefficients               |
| SDC11 and SDC22 | Common mode to differential conversion coefficient |
|                 |                                                    |

**Table 9-1. Abbreviations** 

| Abbreviation | Meaning                                      |
|--------------|----------------------------------------------|
| SJ           | Sinusoidal Jitter                            |
| SR           | Short Run                                    |
| sym/s        | symbols/second                               |
| TJ           | Total Jitter                                 |
| TDM          | Time Division Multiplexed data               |
| TFI          | TDM Fabric to Framer Interface               |
| TX           | Transmitter                                  |
| UBHPJ        | Uncorrelated Bounded High Probability Jitter |
| UI           | Unit Interval = 1/(baud rate)                |
| UUGJ         | Uncorrelated Unbounded Gaussian Jitter       |
| Vtt          | Termination Voltage                          |
| XAUI         | 10 Gigabit Attachment Unit Interface         |

#### 9.4 Definitions

**Table 9-2. General Definitions** 

| Parameter                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Error Ratio                                 | A parameter that reflects the quality of the serial transmission and detection scheme. The Bit Error Ratio is calculated by counting the number of erroneous bits output by a receiver and dividing by the total number of transmitted bits over a specified transmission period.                                                                                                                                                                                                               |
| Baud rate                                       | Is a measure of the number of times per second a signal in a communications channel changes state. The state is usually voltage level, frequency, or phase angle. It is named after Émile Baudot, the inventor of the Baudot code for telegraphy.                                                                                                                                                                                                                                               |
| Channel                                         | In this specification Channel shall mean electrical differential channel. The channel is combination of electrical interconnects that together form the signal path from reference points T to R - see Figure 9-11. The channel will typically consist of PCB traces, via holes, component attachment pads and connectors. A characteristic of a signal channel is the complex characteristic impedance Z.                                                                                      |
| Common Mode Voltage                             | Average of the Vhigh and Vlow voltage levels - see Figure 9-1.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Confidence level                                | The use of this definition shall be understood as being with reference to a Gaussian distribution                                                                                                                                                                                                                                                                                                                                                                                               |
| Differential Termination<br>Resistance mismatch | The difference in the DC termination resistance with respect to ground of any two signals forming a differential pair. Usually due to large process spread the absolute termination resistance is specified relatively loose, e.g. 20% where the relative difference of resistors of the same device will be much less, e.g 5%. This parameter is used to specify the relative difference tighter than the overall resistance for the purpose of minimizing differential signal mode conversion |
| Gaussian                                        | A statistical distribution (also termed "normal") characterized by populations that are not bound in value and have well defined "tails". The term "random" in this document always refers to a Gaussian distribution.                                                                                                                                                                                                                                                                          |
| Golden PLL                                      | Refers to a defined clock extraction unit which phase tracks the inherent clock present in a data signal. The phase tracking bandwidth is usually defined in terms of a corner frequency and if not defined with a corner frequency of baud/1667, a roll off of 20 dB/dec and <0.1 dB peaking                                                                                                                                                                                                   |
| Golden Channel                                  | Refers to an electrical channel which is usually identified using a channel compliancy methodology and is used in the testing of transmitters and receivers                                                                                                                                                                                                                                                                                                                                     |

**Table 9-2. General Definitions** 

| Parameter                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intersymbol Interference             | Data dependent deterministic jitter caused by the time differences required for the signal to arrive at the receiver threshold when starting from different places in bit sequences (symbols). For example when using media that attenuates the peak amplitude of the bit sequence consisting of alternating 0, 1, 0, 1 more than peak amplitude of the bit sequence consisting of 0, 0, 0, 0, 1, 1, 1, 1 the time required to reach the receiver threshold with the 0, 1, 0, 1 is less than required from the 0, 0, 0, 0, 1, 1, 1, 1 The run length of 4 produces a higher amplitude which takes more time to overcome when changing bit values and therefore produces a time difference compared to the run length of 1 bit sequence. When different run lengths are mixed in the same transmission the different bit sequences (symbols) therefore interfere with each other. Intersymbol Interference is expected whenever any bit sequence has frequency components that are propagated at different rates by the transmission media. |
| Lane                                 | A single RapidIO Channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Link                                 | A functional connection between the Tx and Rx ports of 2 components, that can be multiple or parallel RapidIO Lanes defined as 1:N. The definition a Link does not imply duplex operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Non-transparent applications         | Defines an application where the high frequency transmit jitter of a device is defined independently to the high frequency jitter present at any data input of the same device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Skew                                 | The constant portion of the difference in the arrival time between the data of any two in-band signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Stressed Signal (or) Stressed<br>Eye | In order to test the tolerance of a receiver a stressed signal or eye is defined which when applied to the receiver must be received with the defined Bit Error Rate. The stressed signal or eye is defined in terms of its horizontal closure or jitter and amplitude normally in conjunction with an eye-mask.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Transparent applications             | Defines an application where the high frequency transmit jitter of a device is dependent on the high frequency jitter present at one or more of the data inputs of the same device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Symbol                               | Unit of information conveyed by a single state transition in the medium                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Symbol spaced                        | Describes a time difference equal to the nominal period of the data signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Unit Interval                        | One nominal bit period for a given signaling speed. It is equivalent to the shortest nominal time between signal transitions. UI is the reciprocal of Symbol.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

**Table 9-3. Jitter and Wander Definitions** 

| Parameter                                     | Description                                                                                                                                                                                                                                                                          |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Correlated Bounded<br>Gaussian Jitter         | Jitter distribution where the value of the jitter shows a correlation to the signal level being transmitted. The distribution is quantified, using a Gaussian approximation, as the gradient of the bathtub linearization at the Bit Error Rate of interest. R_RJ = R_GJ             |
| Correlated Bounded High<br>Probability Jitter | Jitter distribution where the value of the jitter shows a strong correlation to the signal level being transmitted. This jitter may considered as being equalizable due to its correlation to the signal level. Was called Data Dependent Jitter in earlier specification revisions. |
| Correlated Wander                             | Components of wander that are common across all applicable in band signals.                                                                                                                                                                                                          |
| Duty Cycle Distortion                         | The absolute value of the difference in the average width of a'1' symbol or a'0' symbol and the ideal periodic time in a clock-like repeating 0,1,0,1 sequence. Duty Cycle Distortion is part of the CBHPJ distribution and is measured at the time-averaged signal level.           |
| Gaussian Jitter                               | An overall term that defines a jitter distribution that at the BER of interest e.g. 1e-15 still shows a Gaussian distribution. Unless otherwise specified Gaussian Jitter is the RMS sum of CBGJ and UUGJ. Was called Random Jitter in earlier specification revisions.              |

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

**Table 9-3. Jitter and Wander Definitions** 

| Parameter                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High Probability Jitter                          | Jitter distribution that at the BER of interest is approximated by a dual dirac. Unless otherwise specified High Probability Jitter is the sum of UBHPJ, CBHPJ, PJ, SJ, DCD. The distribution is quantified, using a dual dirac approximation, as the offset of the bathtub linearization at the Bit Error Rate of interest. Was called Deterministic Jitter in earlier specification revisions.                                                                                                                                                 |
| Jitter                                           | Jitter is deviation from the ideal timing of an event at the mean amplitude of the signal population. Low frequency deviations are tracked by the clock recovery circuit, and do not directly affect the timing allocations within a bit interval. Jitter that is not tracked by the clock recovery circuit directly affects the timing allocations in a bit interval. Jitter is phase variations in a signal (clock or data) after filtering the phase with a single pole high pass filter with the -3 dB point at the jitter corner frequency. |
| Jitter Generation                                | Jitter generation is the process whereby jitter appears at the output port in the absence of applied input jitter at the input port.                                                                                                                                                                                                                                                                                                                                                                                                             |
| Jitter RMS                                       | The root mean square value or standard deviation of jitter. See clause 2 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Jitter Transfer                                  | The ratio of the jitter output and jitter input for a component, device, or system often expressed in dB. A negative dB jitter transfer indicates the element removed jitter. A positive dB jitter transfer indicates the element added jitter. A zero dB jitter transfer indicates the element had no effect on jitter. The ratio should be applied separately to deterministic components and Gaussian (random) jitter components.                                                                                                             |
| Peak-to-Peak Jitter                              | For any type of jitter, Peak to Peak Jitter is the full range of the jitter distribution that contributes within the specified BER.                                                                                                                                                                                                                                                                                                                                                                                                              |
| Periodic Jitter                                  | A sub form of HPJ that defines a jitter which has a single fundamental harmonic plus possible multiple even and odd harmonics.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Relative Wander                                  | Components of wander that are uncorrelated between any two in band signals (See Figure 9-6)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Sigma                                            | Refers to the standard deviation of a random variable modelled as a Gaussian Distribution. When used in reference to jitter, it refers to the standard deviation of the Gaussian Jitter component(s). When used in reference to confidence levels of a result refers to the probability that the result is correct given a Gaussian Mode, e.g. a measured result with 3 sigma confidence level would imply that 99.9% of the measurements are correct.                                                                                           |
| Sinusoidal Jitter                                | A sub form of HPJ that defines a jitter which has a single frequency harmonic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Total Jitter                                     | Sum of all jitter components.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Total Wander                                     | The sum of the correlated and uncorrelated wander. (See Figure 9-7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Unbounded Gaussian Jitter                        | Jitter distribution that shows a true Gaussian distribution where the observed peak to peak value has an expected value that grows as a function of the measurement time. This form of jitter is assumed to arise from phase noise random processes typically found in VCO structures or clock sources. It is usually quantified as either the Root Mean Square (RMS) or Sigma of the Gaussian distribution, or as the expected peak value for a given measurement population. (Formally defined as T_RJ)                                        |
| Uncorrelated Bounded High<br>Probability Jitter. | Jitter distribution where the value of the jitter show no correlation to any signal level being transmitted. Formally defined as T_DJ.                                                                                                                                                                                                                                                                                                                                                                                                           |
| Uncorrelated Wander                              | Components of wander that are not correlated across all applicable in band signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Wander                                           | The peak to peak variation in the phase of a signal (clock or data) after filtering the phase with a single pole low pass filter with the -3db point at the wander corner frequency. Wander does not include skew.                                                                                                                                                                                                                                                                                                                               |

#### 9.4.1 Definition of Amplitude and Swing

LP-Serial links use differential signaling. This section defines the terms used in the description and specification of these differential signals. Figure 9-1 shows how these signals are defined and sets out the relationship between absolute and differential voltage amplitude. The figure shows waveforms for either the transmitter output (TD and  $\overline{\text{TD}}$ ) or a receiver input (RD and  $\overline{\text{RD}}$ ).



Figure 9-1. Definition of Transmitter Amplitude and Swing

Each signal swings between the voltages V<sub>HIGH</sub> and V<sub>LOW</sub> where

#### $V_{HIGH} > V_{LOW}$

The differential voltage,  $\boldsymbol{V}_{DIFF}$  , is defined as

$$V_{DIFF} = V_{D+} - V_{D-}$$

where  $V_{D+}$  is the voltage on the positive conductor and  $V_{D-}$  is the voltage on the negative conductor of a differential transmission line.  $V_{DIFF}$  represents either the differential output signal of the transmitter,  $V_{OD}$ , or the differential input signal of the receiver,  $V_{ID}$  where

$$V_{OD} = V_{TD} - V_{\overline{TD}}$$

and

$$V_{ID} = V_{RD} - V_{\overline{RD}}$$

The common mode voltage,  $V_{\text{CM}}$ , is defined as the average or mean voltage present on the same differential pair. Therefore

$$V_{CM} = |V_{D+} + V_{D-}|/2$$

The maximum value, or the peak-to-peak differential voltage, is calculated on a per unit interval and is defined as

$$V_{DIFFp-p} = 2 \times max|V_{D+} - V_{D-}|$$

because the differential signal ranges from  $V_{D+}$  -  $V_{D-}$  to -( $V_{D+}$  -  $V_{D-}$ )

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between  $V_{HIGH}=2.5~V$  and  $V_{LOW}=2.0~V$ , inclusive. Using these values the common mode voltage is calculated to be 2.25 V and the single-ended peak voltage swing of the signals TD and  $\overline{\text{TD}}$  is 500 mVpp. The differential output signal ranges between 500 mV and -500 mV, inclusive. therefore the peak-to-peak differential voltage is 1000 mVppd.

#### 9.4.2 Transmitter (Near-End) Template

For each baud rate at which the LP-Serial transmitter is specified to operate, the output eye pattern for transition symbols shall fall entirely within the unshaded portion of the Transmitter (near-end) Output Compliance Mask defined in Figure 9-2. Specific parameter values are called out in the sections that follow.



Figure 9-2. Transition Symbol Transmit Eye Mask

The output eye pattern of a LP-Serial transmitter that implements de-emphasis (to equalize the link and reduce intersymbol interference) need only comply with the Transition Transmitter Output Compliance Mask when there is a symbol transition from 1 to 0 or 1 to 0 or when pre-emphasis is disabled or minimized

For 5 Gbaud and 6.25 Gbaud links the Transmitters eye mask will also be evaluated during the steady-state where there are no symbol transitions, e.g a 1 followed by a 1 or a 0 followed by a 0, and the signal has been de-emphasized. This additional transmitter eye mask constraint is shown in Figure 9-3.



Figure 9-3. Transition and Steady State Symbol Eye Mask

During the steady-state the eye mask prevents the transmitter from de-emphasizing the low frequency content of the data too much and limiting the available signal-to-noise at the receiver.

The de-emphasis introduces a jitter artifact that is not accounted for in this eye mask. This additional jitter is the result of the finite rise/fall time of the transmitter and the non-uniform voltage swing between the transitions. This additional deterministic jitter must be accounted for as part of the high probability jitter.

Table 9-4 defines the standard parameters that will be specified for every transmitter.

Characteristic **Symbol Conditions** Min Max Units Тур Total Jitter T\_TJ UIpp T\_X1 UI Eye Mask Eye Mask T\_X2 UI Eye Mask T\_Y1 mV

**Table 9-4. Transmitter Output Jitter Specification** 

#### NOTES

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-12</sup>, Q=7.03 for 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud links

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-15</sup>, Q=7.94 for 5 Gbaud and 6.25 Gbaud links

**Table 9-4. Transmitter Output Jitter Specification** 

| Characteristic                         | Symbol | Conditions | Min | Тур | Max | Units |
|----------------------------------------|--------|------------|-----|-----|-----|-------|
| Eye Mask                               | T_Y2   |            |     |     |     | mV    |
| Eye Mask (5 Gbaud and 6.25 Gbaud only) | T_Y3   |            |     |     |     | mV    |

#### NOTES:

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-12</sup>, Q=7.03 for 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud links

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-15</sup>, Q=7.94 for 5 Gbaud and 6.25 Gbaud links

**Note:** In previous versions of the RapidIO LP-Serial specification different symbols names were used to define the time and voltage points on eye masks. Table 9-5 can be used as a cross reference for the transmitter eye mask symbol names.

Table 9-5. Transmitter Eye Mask Cross Reference

| Current Version | 1.3 Version           |
|-----------------|-----------------------|
| T_Y1            | V <sub>DIFF</sub> min |
| T_Y2            | V <sub>DIFF</sub> max |
| T_Y3            | N/A                   |
| T_X1            | A                     |
| T_X2            | В                     |

# 9.4.3 Receiver (Far-End) Template

The receiver (far-end) template has two definitions based on Level I and Level II links.

# 9.4.3.1 Level I Receiver Template

Figure 9-4 illustrates the definition in a Level I receiver eye template.



Figure 9-4. Level I Receiver Input Mask

Table 9-8 defines the standard parameters that will be specified for Level I receivers which have an open eye at the far-end. The termination conditions used to measure the received eye are defined Section 9.5.13.

**Table 9-6. Level I Receiver Jitter Specification** 

| Characteristic | Symbol | Conditions | Min | Тур | Max | Units |
|----------------|--------|------------|-----|-----|-----|-------|
| Total Jitter   | R_TJ   |            |     |     |     | UIpp  |
| Eye Mask       | R_X1   |            |     |     |     | UI    |
| Eye Mask       | R_X2   |            |     |     |     | UI    |
| Eye Mask       | R_Y1   |            |     |     |     | mV    |

#### NOTES:

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-12</sup>, Q=7.03 for 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud links

Also in the previous versions of the RapidIO LP-Serial specification different symbols names were used to define the time and voltage points on eye masks. Table 9-8 can be used as a cross reference for the receiver eye mask.

Table 9-7. Receiver Eye Mask Cross Reference

| Current Version | 1.3 Version           |
|-----------------|-----------------------|
| R_Y1            | V <sub>DIFF</sub> min |
| R_Y2            | V <sub>DIFF</sub> max |
| R_X1            | A                     |
| R_X2            | В                     |

# 9.4.3.2 Level II Receiver Template

For a Level II link the receiver mask it is defined as is defined in Figure 9-5. Specific parameter values for both masks are called out in the sections that follow.



Figure 9-5. Receiver Input Mask

Table 9-8 defines the standard parameters that will be specified for receivers that have an open eye at the far-end. The termination conditions used to measure the received eye are defined Section 9.5.13.

| <b>Table 9-8.</b> | Level I | I Receiver | Jitter S | Specification |
|-------------------|---------|------------|----------|---------------|
|-------------------|---------|------------|----------|---------------|

| Characteristic | Symbol | Conditions | Min | Тур | Max | Units |
|----------------|--------|------------|-----|-----|-----|-------|
| Total Jitter   | R_TJ   |            |     |     |     | UIpp  |
| Eye Mask       | R_X1   |            |     |     |     | UI    |
| Eye Mask       | R_Y1   |            |     |     |     | mV    |

#### NOTES:

Uncorrelated Unbounded Gaussian Jitter must be defined with respect to specified BER of 10<sup>-15</sup>, Q=7.94 for 5 Gbaud and 6.25 Gbaud links

# 9.4.4 Definition of Skew and Relative Wander

See Figure 9-6 for an illustration of skew and relative wander. The definitions appear in Table 9-3.



Figure 9-6. Skew and Relative Wander Between in Band Signals

See Figure 9-7 for an illustration of total wander in a signal. The definition appears in Table 9-3.



Figure 9-7. Total Wander of a Signal

### 9.4.5 Total Wander Mask

Total wander specifications should be considered as accumulated low frequency jitter. As modern CDRs are digitally based they show a corner tracking frequency plus slew limitation which has been guaranteed, therefore for jitter tolerance testing the total wander needs to be spectrally defined to ensure correct operation.

To this end, for jitter tolerance testing, the wander is considered a sinusoidal jitter source as shown in Figure 9-8 below.



Figure 9-8. Total Wander Mask

At higher frequency this jitter source is used to ensure margin in the high frequency jitter tolerance of the receiver. At lower frequencies the higher SJ should then be tracked by the CDR.

# 9.4.6 Relative Wander Mask

Specifically for interfaces defining relative wander, Figure 9-9 is also defined in terms of a sinusoidal jitter sources as shown below.



Figure 9-9. Relative Wander Mask

# 9.4.7 Random Jitter Mask

To ensure that the random jitter modulation of stressed signals is above the CDR bandwidth and therefore untracked, the filter mask shown in Figure 9-10 shall be applied where necessary.



Figure 9-10. Random Jitter Spectrum

# 9.4.8 Defined Test Patterns

The data test patterns are unique to the two levels of link and will be defined in the sections specific to these.

#### 9.4.9 Reference Model

The LP-Serial electrical reference model is defined in Figure 9-11. Note that the RX and TX blocks include all off-chip components associated with the respective function. Thus the reference points T and R are defined to be the component edge of the transmitter and receiver respectively.



Figure 9-11. Reference Model

Note: Through out this specification the terms 'near' and 'far' are used to describe aspects of the channel. **Near-end** will always be used to refer to the end of the channel attached to the transmitter, e.g.  $T_E$  or  $T_I$ , independent of if it is the egress or ingress channel. **Far-end** will be used to refer to the end of the channel attached to the receiver, e.g.  $R_I$  or  $R_E$ .

# 9.5 Common Electrical Specification

## 9.5.1 Introduction

This section specifies electrical parameters and attributes common to all links. In the event of a difference between an individual link and these general requirements, the respective individual link shall prevail.

The LP-Serial 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud Electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002.[1]

The LP-Serial 5 Gbaud and 6.25 Gbaud Electrical specifications are based upon the Optical Internetworking Forum's Common Electrical Interface [2], referred to henceforth as CEI.

CEI includes the following sections that are the basis for the LP-Serial RapidIO 5 Gbaud and 6.25 Gbaud interfaces:

- CEI-6G-SR clause 6 specification for data lane(s) that support bit rates from 4.976 to 6.375 Gbaud over Printed Circuit Boards with physical runs from 0 to 20 cm and up to 1 connector. CEI-6G-SR forms the basis for the LP-Serial 5 Gbaud and 6.25 Gbaud Short Run Interface electrical specifications. RapidIO has enhanced this electrical specification to include a continuous-time equalizer with one zero and one pole.
- CEI-6G-LR Clause 7 specification for data lane(s) that support bit rates from 4.976 to 6.375 Gbaud over Printed Circuit Boards with physical runs from 0 to 100 cm and up to 2 connectors. CEI-6G-LR forms the basis for the LP-Serial 5 Gbaud and 6.25 Gbaud Long Run Interface electrical specifications.
- RapidIO has added a specification for data lane(s) that supports bit rates from 5 to 6.25 Gbaud over Printed Circuit Boards and physical runs from 0 to 60 cm and up 2 connectors. The CEI-6G-LR transmitter and a continuous-time receiver with one zero and one pole form the basis for the LP-Serial 5 Gbaud and 6.25 Gbaud Medium Run Interface electrical specifications.

**Note:** The OIF CEI documentation uses the term "reach" to describe the length of the channel. Here "run" is used to maintain consistency with the RapidIO 1.3 interconnect specification.

While the OIF CEI documentation defines support for 4.976 to 6.375 Gbaud RapidIO only supports 5.0 Gbaud and 6.25 Gbaud data rates

#### 9.5.2 Data Patterns

There is a requirement that the link data follow 8b/10b encoding rules and when specified raw data scrambling requirements as defined in Chapter 4, "8b/10b PCS and PMA Layers", to ensure proper operation. The predicted BER performance and jitter requirements are only valid when this assumption is satisfied. If all of these conditions are not met, then the link may not work to the full distance, or meet the BER, or in fact work at all.

# 9.5.3 Signal Levels

The signal is a low swing differential interface. This implies that the receiver has a wide common mode range (within the maximum absolute input voltages). All devices must support load type 0 defined in Table 9-9. Level II SR devices can

optionally support any or all of the other 3 load types while Level II MR and LR devices can optionally support load type 1.

**Table 9-9. Definition of Load Types** 

| Characteristics | Load Type 0 | Load Type 1 | Load Type 2 | Load Type 3 | Units |
|-----------------|-------------|-------------|-------------|-------------|-------|
| R_Zvtt          | >1k         | <30         | <30         | <30         | Ω     |
| Nominal Vtt     | undefined   | 1.2         | 1.0         | 0.8         | V     |

This type of differential interface allows for inter-operability between components operating from different supply voltages and different I/O types (CML, LVDS-like, PECL, etc.). Low swing differential signaling provides noise immunity and improved electromagnetic interference (EMI). Differential signal swings are defined in following sections and depend on several factors such as transmitter pre-equalization, receiver equalization, and transmission line losses.

### 9.5.4 Bit Error Ratio

#### 9.5.4.1 Level I Bit Error Ratio

The LP-Serial 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud interface lanes will operate with a Bit Error Ratio (BER) of 10<sup>-12</sup>.

It should be noted that most modern system are capable of achieving the improved BER required in Level II links.

#### 9.5.4.2 Level II Bit Error Ratio

The LP-Serial 5 Gbaud and 6.25 Gbaud interface lanes will operate with a Bit Error Ratio (BER) of  $10^{-15}$  (with a test requirement to verify  $10^{-12}$ ). See Clause 2 of CEI for more information on the jitter model and how to measure BER.

# 9.5.5 Ground Differences

The maximum ground difference between the transmitter and the receiver shall be  $\pm 50$  mV for SR links and  $\pm 100$ mV for MR and LR links. This will affect the absolute maximum voltages at compliance point 'R'. If transmitter and receiver are on the same PCB with no intervening connectors, then the ground difference is approximately 0 mV.

### 9.5.6 Cross Talk

Cross talk arises from coupling within the connectors, on the PCB, the package and the die. Cross talk can be categorized as either Near-End or Far-End cross talk (NEXT and FEXT). In either of these categories, the amount of cross talk is dependent upon signal amplitudes, signal spectrum, and trace/cable length. There

can be many aggressor channels onto one victim channel, however typically only a few are dominant.

Further consideration of cross talk can be found in Annex A, "Transmission Line Theory and Channel Information (Informative)".

## 9.5.7 Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100 \Omega \pm 1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 9.5.8 Transmitter Lane-to-Lane Skew

While the protocol layer will control some of the lane to lane skew, the electrical level for the lane-to-lane skew caused by the transmitter circuitry and associated routing is allowed up to be:

- less than 1000 ps for port widths less than or equal to 4 lanes
- less than 2 UI + 1000 ps for port width with greater than 4 lanes

Hence, the total output (i.e. measured) lane-to-lane skew is to be specified in the protocol standards with the above skew taken into account. The transmitter lane-to-lane skew is only for the SerDes TX and does not include any effects of the channel.

# 9.5.9 Receiver Input Lane-to-Lane Skew

The maximum amount of lane-to-lane skew at the input pins of the receiver is determined by the ability of the receiver to resolve the difference between two successive ||A|| columns. Since the minimum number of non-||A|| columns between ||A|| columns is 16, the maximum lane skew that can be unambiguously corrected is the time it takes to transmit 7 code groups per lane. Therefore, the maximum lane-to-lane skew at the input pins of a receiver is calculated as:

#### (7 code groups) x (10 bits/code-group) x (1 UI/bit) x (ns/UI)

It is important to note that the total lane-to-lane skew specification includes the skew caused by the transmitter's PCS and PMA (SerDes), the channel, the receivers' PMA (SerDes) and PCS and any logic that is needed to create the aligned column of ||A|| at the receiving device.

# 9.5.10 Transmitter Short Circuit Current

The max DC current into or out of the transmitter pins when either shorted to each other or to ground shall be  $\pm 100$  mA when the device is fully powered up. From a hot swap point of view, the  $\pm 100$  mA limit is only valid after 10  $\mu$ s.

# 9.5.11 Differential Resistance and Return Loss, Transmitter and Receiver

The DC differential resistance shall be between 80 and 120  $\Omega$ , inclusive.

The differential return loss shall be better than A0 from f0 to f1 and better than

# A0 + Slope\*log10(f/f1)

where f is the frequency from f1 to f2 (see Figure 9-12). Differential return loss is measured at compliance points T and R. If AC coupling is used, then all components (internal or external) are to be included in this requirement. The reference impedance for the differential return loss measurements is  $100 \,\Omega$ .

Common mode return loss measurement shall be better than -6 dB between a minimum frequency of 100 MHz and a maximum frequency of 0.75 times the baud rate. The reference impedance for the common mode return loss is 25  $\Omega$ .



Figure 9-12. Transmitter and Input Differential Return Loss

### 9.5.12 Baud Rate Tolerance

The baud rates are defined to be 1.25 Gbaud, 2.5 Gbaud, 3.125 Gbaud, 5 Gbaud and 6.25 Gbaud. Each interface is required to operate asynchronously with a tolerance of  $\pm 100$  ppm from the nominal baud rate.

Note: The minimum and maximum baud rates can be calculated as:

**Baudrate\***(1 ± 100E-6)

# 9.5.13 Termination and DC Blocking

Each link requires a nominal  $100~\Omega$  differential source termination at the transmitter and a nominal  $100~\Omega$  differential load termination at the receiver. The terminations shall provide both differential and common mode termination to effectively absorb differential or common mode noise and reflections. Receivers and transmitters shall support AC coupling and may also optionally support DC coupling. AC Coupled receivers require a differential termination >1 k $\Omega$  at DC (by blocking capacitors in or near receivers as shown in Figure 9-13 or by circuit means within the receiver). DC Coupled devices shall meet additional electrical parameters T\_Vcm, R\_Vrcm, R\_Vtt, R\_Zvtt. All termination components are included within the RX and TX blocks as shown in the reference model as defined in Section 9.4.9.



Figure 9-13. Termination Example

# 9.6 Pulse Response Channel Modelling

This section shall describe the theoretical background for channel modelling.

# 9.6.1 Generating a Pulse Response

Knowing the spectral transfer function for a channel allows the pulse response of the channel can be calculated using tools such as MATLAB $^{\circledR}$ 

The Pulse Response of the channel is the received pulse for an ideal square wave and is calculated by either

- convolving the pulse with the impulse response of the channel or
- multiplying the Fourier spectrum of the ideal transmitted square wave with the channel response and taking the inverse Fourier transform, where

 $f_{max}$  is difference between the maximum positive and minimum negative frequency

P is the number of equally space points in the frequency array

tx(t) is the transmit signal pulse

 $tx(\omega)$  is the transmit signal pulse in the frequency domain

 $Tr(\omega)$  is the transfer function of the channel

rx(t) is the resulting pulse response of the channel

$$t_{step} = \frac{1}{f_{max}}$$

$$t = t_{step} \cdot n$$

$$n = [1,P]$$

$$tx(t) = H(0) \cdot H(t_{period} - t)$$

$$rx(\omega) = tx(\omega) \cdot Tr(\omega)$$

$$rx(t) = ifft(rx(\omega))$$

# 9.6.2 Basic Pulse Response Definitions

A receive pulse response as calculated is graphically represented in Figure 9-14.



Figure 9-14. Graphical Representation of Receiver Pulse

Cursors are defined as being the amplitude of the received pulse at symbol spaces from the maximum signal energy at  $c_0$ , and extend to infinity in both negative and positive time. The exact position of  $c_0$  is arbitrary and is defined specifically by the various methodologies.

A precursor is defined as a cursor that occurs before the occurrence of the main signal  $c_0$ , i.e.  $c_n$  where n<0, usually convergences to zero within a small number of bits

A post cursor is defined as a cursor that occurs after the occurrence of the main signal  $c_0$ , i.e.  $c_n$  where n>0, and usually convergences to zero within twice the propagation time of the channel.

Given a deterministic data stream travelling across the channel, the superposition of the channel pulses give rise to Inter-Symbol Interference (ISI). This ISI has a maximum occurring for a worst case pattern, which for a channel response where all cursors are positive would be a single I or 0 in the middle of a long run of 0s or Is respectively. This maximum is referred to Total Distortion.

$$\Theta = \sum_{(n = -\infty), (n \neq 0)} |c_n|$$

Due to ISI an enclosure in the time domain also occurs which can be determined by either running exhaustive simulations or simulations with determined worst case patterns. For the case where the ISI is so large that the eye is closed, Inherent Channel Jitter has no meaning.

#### 9.6.3 Transmitter Pulse Definition

A transmitter is defined by its ability to generate a transmit pulse. A single I transmit symbol has different amplitudes at symbol space intervals,  $t_n$ , where post taps have n>0, and pre-taps have n<0.



Figure 9-15. Transmit Pulse

When a pulse train is transmitted the exact transmitted amplitude is therefore the superposition of the pulses from the previous and to be transmitted pulses, such as in a FIR filter.



Figure 9-16. Transmitter FIR Filter Function

This superposition can be understood by referring to the amplitudes depicted for various bit sequences in Figure 9-16.

The transmit emphasis can be defined to have certain limits of maximum transmit amplitude or ratios of emphasis as defined below.

$$P_{post} = \frac{t_1}{t_0}$$

$$E = 20log \frac{1 + P_{post}}{1 - P_{post}}$$

$$\sum |t_n| < V_{tx}|_{min}$$

where

 $P_{post}$  is the first coefficient of the transmit FIR

E is the emphasis of the transmit emphasis

 $\left. V_{tx} \right|_{min}$  is the maximum transmit amplitude

# 9.6.4 Receiver Pulse Response

Given an emphasized transmitter the pulse response of the receiver should be recalculated using the emphasized transmit pulse as opposed to a simple NRZ pulse.

The receiver pulse cursors are defined in Figure 9-17.



Figure 9-17. Receiver Pulse Definition

# 9.6.5 Crosstalk Pulse Response

The crosstalk pulse response is analogous to the receiver pulse response as defined in Section 9.6.4 but using the crosstalk channel, i.e. NEXT or FEXT network analysis measurement. The transmit signal as seen in the system should be used for the calculation of the resulting crosstalk pulse response, e.g. an emphasized transmitter from above, or XAUI transmit NRZ pulse.



Figure 9-18. Crosstalk Pulse Definition

The Crosstalk pulse response is then defined as above in Figure 9-18 as being a set of cursors  $x_n$  usually oscillatory in form. The position of  $x_0$  is defined as being at the maximum amplitude of the pulse response.

# 9.6.6 Decision Feedback Equalizer

The following filter function can be used to verify the capability of the channel to be used in such an application.



Figure 9-19. Decision Feedback Equalizer

The value of the coefficients are calculated directly from the channel pulse response or the receiver pulse using an emphasized transmitter.

$$k_n = c_n \Big|_{n = [1,m]}$$
 for unemphasized transmitters, or  $k_n = r_n \Big|_{n = [1,m]}$  for emphasized transmitters

This equalizer is capable of equalizing a finite number of post cursors, whose individual values may be limited.

#### 9.6.7 Time Continuous Transverse Filter

A.k.a. Feed forward Filter, Finite Input Response or Comb Structure, the Transverse Filter, Figure 9-20 consists of a finite number of coefficients, k. The sum of the continuous value of symbol spaced delayed samples multiplied by these coefficients then gives the resulting signal.



Figure 9-20. Feed Forward Filter

# 9.6.7.1 Time Continuous Zero-Pole Equalizer Adaption

The pole-zero algorithm takes the SDD21 magnitude response for the through channel and inverts it to produce a desired CTE filter response curve. From a set of initial conditions for  $p_n$  poles and  $z_n$  zeros, the squared differences are minimized between the CTE response and the inverse channel response curve. The minimization is done using a simplex method, specifically the Nelder-Mead

Multidimensional Unconstrained Non-Linear Minimization Method. The Nelder-Mead method provides a local minimization of the square of the difference between the two curves by descending along the gradient of the difference function. Once the optimization result is obtained, it is compared to a specified threshold. If the threshold exceeds the target tolerance, an incrementally offset seed point is generated from a 6-dimensional grid of seed points, and the process is iterated until the correct curve is obtained within the target tolerance.

# 9.6.8 Time Continuous Zero/Pole

The Zero/Pole Filter is defined, in the frequency domain by

$$H(f) = \frac{p}{z} \cdot \frac{(z + j2\pi f)}{(p + j2\pi f)}$$

and consists of a single zero, z, and single pole, p.

# 9.6.9 Degrees of Freedom

# 9.6.9.1 Receiver Sample Point

A receiver shall be allowed to either position the centre sampling point fully independently to the signal transitions or exactly in between the mean crossover of the receiver signal.

# 9.6.9.2 Transmit Emphasis

Transmit emphasis and receiver filter coefficients must be optimized with the defined resolution to give the best achievable results. Unless otherwise stated it shall be assumed that the coefficients are defined using floating point variables.

# 9.7 Jitter Modelling

This section describes the theoretical background of the methodology used for jitter budgeting and jitter measurement. To avoid fundamental issues with the additional of jitter using the dual dirac model through a band limited channel, a fundamental methodology call "stateye" is defined in Section 9.7.5, which uses only convolution of the jitter distribution for the calculation of the jitter at the receiver.

# 9.7.1 High Frequency Jitter vs. Wander

Jitter is defined as the deviation of the signal transition from an origin, usually its mean. This deviation has an amplitude and an associated spectrum. High frequency jitter is defined by a 1st order high pass phase filter with a corner frequency equal to the ideal CDR bandwidth. The low frequency Jitter or Wander is defined by a 1st order low pass phase filter with a corner frequency equal to the bandwidth.

#### 9.7.2 Total Wander vs. Relative Wander

Generation of Total and Relative Wander can be achieved using a "Common" and "AntiPhase" Sinusoidal Source, where the total and relative wander are then related as defined below.

$$A_{total} = A_{common} + A_{antiphase}$$
  
 $A_{relative} = 2A_{antiphase}$ 

By adding sinusoidal frequencies of slightly differing frequencies the maximum total and relative wander is achieved at various phase relationship like shown in Figure 9-21.



Figure 9-21. Generation of Total and Relative Wander

### 9.7.3 Correlated vs. Uncorrelated Jitter

If a correlation exists between the amplitude of the jitter and the current, past, and future signal level of a data channel, this type of jitter is deemed correlated. Typically this is encountered when band limitation and inter-symbol interference occurs. Due to amplitude to phase conversion of the ISI, a jitter is observed which has a direct correlation to the data pattern being transmitter.

# 9.7.4 Jitter Distributions

High frequency jitter is traditionally measured and described using probability density functions which describe the probability of the data signal crossing a decision threshold, as shown in Figure 9-22.



Figure 9-22. Jitter Probability Density Functions

The low probability part of the jitter distribution can be described by two components, mathematically described in the following sections.

#### 9.7.4.1 Unbounded and Bounded Gaussian Distribution

We define a Unbounded Gaussian distribution function in terms of sigma as below.

$$GJ(\tau, \sigma) = \frac{1}{\sqrt{2\pi}} \cdot \frac{1}{\sigma} \cdot e^{-\frac{\tau^2}{2\sigma^2}}$$

For every offset  $\tau$ , there exists a finite and non-zero probability.

#### 9.7.4.2 Bounded Gaussian Distribution

We define a Bounded Gaussian Distribution function<sup>1</sup> in terms of sigma and a maximum value as below.

$$GJ(\tau, \sigma) = \frac{1}{\sqrt{2\pi}} \cdot \frac{1}{\sigma} \cdot e^{\frac{\tau^2}{2\sigma^2}} \left| if \begin{array}{c} \tau \leq \tau_{max} \\ \tau > \tau_{max} \end{array} \right|$$

For random processes consisting of a finite number of random variables there exists a finite non-zero probability only if  $\tau \le \tau_{max}$ . For example, a band limited channel is bounded but shows a Gaussian Distribution below its maximum. See Section 9.7.4.8, "Example of Bounded Gaussian" for an explanation concerning extrapolation.

# 9.7.4.3 High Probability Jitter

We define a dual dirac distribution function for a High Probability jitter (W) as below.

$$HPJ(\tau, W) = \frac{\delta(\tau - \frac{W}{2})}{2} + \frac{\delta(\tau + \frac{W}{2})}{2}$$

#### 9.7.4.4 Total Jitter

We define the convolution of the High Probability and Gaussian jitter as being the total jitter and define it as below.

$$TJ(\tau, W, \sigma) = \frac{1}{2\sqrt{2\pi}} \cdot \frac{1}{\sigma} \cdot \left[ e^{-\frac{\delta\left(\tau - \frac{W}{2}\right)^2}{2\sigma^2}} + e^{-\frac{\delta\left(\tau + \frac{W}{2}\right)^2}{2\sigma^2}} \right]$$

# 9.7.4.5 Probability Distribution Function vs. Cumulative Distribution Function

An example of the convolution of GJ (magenta), HPJ (green) to give TJ (red) can be seen Figure 9-23.

<sup>&</sup>lt;sup>1</sup>Due to the bounded function the function does not comply to the requirements that the integral of the pdf from minus infinity to infinity is one. This small inaccuracy is recognized and acceptance in this context.



Figure 9-23. Example of Total Jitter PDF

When integrating the probability distribution functions, same colors, we obtain the cumulative distribution function or half the bathtub, shown in Figure 9-24.



Figure 9-24. Example of Total Jitter CDF

#### 9.7.4.6 BathTub Curves

Given a measured bathtub curve consisting of measured BER for various sampling offsets, the defined Gaussian and High Probability Distributions can be used to describe the important features of the distribution.

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

Initially the BER axis should be converted to Q as defined below, e.g. a BER of  $10^{-12}$  is a Q=7.04, and a BER of  $10^{-15}$  a Q=7.94<sup>1</sup>.

$$Q = \sqrt{2} \cdot erf^{-1}(2 \cdot (1 - BER) - 1)$$

where  $\operatorname{erf}^{-1}(x)$  is the inverse function of the error function  $\operatorname{erf}(x)$  .

$$erf(z) = \frac{2}{\sqrt{\pi}} \cdot \int_{0}^{z} e^{-t^{2}} dt$$

**Note:** this conversion from BER to Q is only valid given a large time offset from the optimal sampling point. The use of the nomenclature BER in this reference should therefore be carefully used. Any accurate prediction of the BER towards the center of the eye should be done using Marcum's Q function, and is outside the scope of this document.

By linearizing the bathtub, as shown in Figure 9-25, we can describe the function of the left and right hand linear parts of the bathtub in terms of an offset (HPJ) and gradient (1/GJ).

$$\begin{aligned} Q_{left}(\tau_{offset}) &= (\tau_{offset} - HPJ_{left}) \cdot \frac{1}{GJ_{left}} \\ Q_{right}(\tau_{offset}) &= (HPJ_{left} - \tau_{offset}) \cdot \frac{1}{GJ_{right}} \end{aligned}$$

The conversion to a linearized bathtub from a measurement should be calculated using a polynomial fit algorithm for parts of the measurement made at low BERs or high Q.

<sup>&</sup>lt;sup>1</sup>It is assumed that when measuring the jitter bathtub that the left and right parts of the bathtub are independent to each other, e.g. the tail of the right hand part of the bathtub and negligible effect on the left hand side of the bathtub.



Figure 9-25. Bathtub Definition

# 9.7.4.7 Specification of GJ and HPJ

In this specification the left and right hand terms are combined to give a single definition as below where  $Q_{BER}$  is the Q for the BER of interest, e.g Q=7.49 for a  $BER=10^{-15}$ .

$$\begin{split} HPJ_{total} &= 1 - (HPJ_{right} - HPJ_{left}) \\ GJ_{total} &= GJ_{left} \cdot Q_{BER} + GJ_{right} \cdot Q_{BER} = 2Q_{BER} \cdot GJ_{rms} \\ GJ_{rms} &= \frac{GJ_{left} + GJ_{right}}{2} \\ J_{total} &= GJ_{total} + HPJ_{total} \end{split}$$

# 9.7.4.8 Example of Bounded Gaussian

Assuming that the Cumulative Distribution Function of the jitter could be measured to the probabilities shown, Figure 9-26 shows an example of when a jitter should be classified as Correlated High Probability or Correlated Bounded Gaussian.



Figure 9-26. Example of Bounded Gaussian

The convolution of a true Unbounded Gaussian Jitter (green) with a Bounded Gaussian Jitter (Red) can be seen (Magenta). It can be clearly seen and measured that at a Q of -3 the Bounded Jitter is still Gaussian and the resulting convolution can be calculated using RMS addition. Below a Q of -5 the Bounding effect can be seen, and if we linearize the Bathtub we measure a non-zero High Probability Jitter and Gaussian component.

# 9.7.5 Statistical Eye Methodology

The following section describes the fundamental underlying the StatEye methodology. For a golden implementation please refer to the scripts on the OIF website, which are published separately.

#### 9.7.5.1 Derivation of Cursors and Calculation of PDF

The Statistical Eye Methodology uses a channel pulse response and crosstalk pulse response in conjunction with a defined sampling jitter to generate an equivalent eye which represents the eye opening as seen by the receiver for a given probability of occurrence. This is shown in Figure 9-27.



Figure 9-27. Statistics of Pulse Response Cursor

Given a pulse response (black left) we locate  $c_0$  at an arbitrary point (red arrow) and measure the symbol space cursors (blue arrows),

Given a DFE the post cursors should be adjusted by negating the measured post cursors by the appropriate static coefficient of the DFE, up to the maximum number of cursors specified.

According to the exact data pattern these cursors superimpose to Inter-symbol Interference. Each possible combination of these cursors is calculated and from these combinations a histogram is generated to form the probability density function (PDF) (green).

By varying the reference sampling point for c0 as shown in Figure 9-28, the previous function is repeated and family of conditional PDFs build up.



Figure 9-28. Variation of the c0 Sampling Time

This can be represented mathematically below.

Given,

 $r_n(\tau)$  are the cursors of the pulse response at sampling  $\tau$ 

 $\boldsymbol{e}_b$  is the ideal static equalization coefficients of the b tap DFE

 $c(\tau)$  is the set of equalization cursors at sampling  $\tau$ 

$$\delta(\tau) = \lim_{\varepsilon \to 0} \varepsilon |x|^{\varepsilon - 1}$$
 is the dirac or delta function

 $d_{n,h}$  are all the possible combinations of the data stream and is either 1 or 0

 $p(ISI, \tau)$  is the probability density function of the ISI for a given sample time

A similar family of PDFs are generated for the crosstalk pulse response and any other aggressors in the system using the cursor set below, noting that the entire pulse response is used.

$$c(\tau) = \begin{bmatrix} r_{-\frac{m}{2}}(\tau) & \dots & r_{-1}(\tau) & r_{0}(\tau) & r_{1}(\tau) & \dots & r_{\underline{m}}(\tau) \\ \frac{m}{2} & & & \end{bmatrix}$$

# 9.7.5.2 Inclusion of Sampling Jitter

In a real system the sampling point c0 is defined by the CDR and is jittered, for the sake of standardization, by the transmitter. This jitter has a probability density function which is centred at the receiver CDR sampling point and defined the probability of each of the previous conditional PDFs occurring<sup>1</sup>, as shown in Figure 9-29.



Figure 9-29. Varying the Receiver Sampling Point

By multiplying each the conditional PDFs by its associated sampling jitter probability and summing their results together, the joint probability density function at the given receiver CDR sample point can be calculated.

Given,

 $p_{jitter}(\tau, w, \sigma)$  is the dual dirac probability density function of the sampling jitter in the system, as defined in Section 9.7.4.4, "Total Jitter"

 $p_{crosstalk}(ISI, \tau)$  is the probability density function of the crosstalk

<sup>&</sup>lt;sup>1</sup>Currently DCD effects are not taken into account

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

 $p_{forward}(ISI, \tau)$  is the probability density function of the ISI of the forward channel

 $a \otimes b$  is the convolution operative

$$p_{average}(ISI, \tau) =$$

$$\int_{-\infty}^{\infty} \{ [p_{crosstalk}(ISI, \tau + \upsilon + w) \otimes p_{forward}(ISI, \tau + \upsilon)] \cdot p_{jitter}(\upsilon, w, \sigma) \} d\upsilon$$

# 9.7.5.3 Generation of Statistical Eye

By varying the receiver CDR sampling point a new joint probability density function, Figure 9-29 can be generated.



Figure 9-30. Generation of the Data Eye and Bathtub

By integrating the Joint Probability Density Function to give the Cumulative Distribution function, and creating a contour plot an equivalent of the receiver eye can be generated which shows the exact probability of obtaining a given amplitude, shown in Figure 9-30, this equivalent eye is termed the statistical eye, shown in Figure 9-31.

# RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

By only plotting the probability against time by cutting the statistical eye along the decision threshold axis can a bathtub of the jitter can be generated.



Figure 9-31. Statistical Eye

# Chapter 10 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud LP-Serial Links

This chapter details the requirements for Level I RapidIO LP-Serial short and long run electrical interfaces of nominal baud rates of 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud using NRZ coding (hence 1 bit per symbol at the electrical level). A compliant device must meet all of the requirements listed below. The electrical interface is based on a high speed, low voltage logic with a nominal differential impedance of  $100~\Omega$ . Connections are point-to-point balanced differential pair and signalling is unidirectional.

The level of links defined in this section are identical to those defined in revision 1.3 of the 1x/4x LP-Serial electrical specification. The terminology has been updated to be consistent with the new level links defined in Section 9.1, "Introduction".

# 10.1 Level I Application Goals

The following are application requirements common to short run and long run at 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud:

- The electrical specifications shall support lane widths options of 1x to Nx where N=2, 4, 8, and 16.
- AC coupling at the receiver shall be specified to ensure inter-operability between transmitters and receivers of different vendors and technologies.
- A compliant device may implement any subset of baud rates contained in this section.
- A compliant device may implement either a short run transmitter, a long run transmitter, or both, at each of the baud rates that it supports.
- The clock frequency tolerance requirement for transmit and receive are ±100 ppm. The worst case frequency differences between any transmit and receive clock is 200 ppm.
- The Bit Error Ratio (BER) shall be better than 10<sup>-12</sup> per lane.
- The transmitter pins shall be capable of surviving short circuit either to each other, to supply voltages, and to ground.
- The short run interface shall be capable of spanning at least 20 cm of PCB material with up to a single connector.

• The long run interface shall be capable of spanning at least 50 cm of PCB material with up to two connectors.

# 10.2 Equalization

At the high baud rates used by Level I LP-Serial links, the signals transmitted over a link are degraded by losses and characteristic impedance discontinuities in the interconnect media. The losses increase with increasing baud rate and interconnect media length and cause signal attenuation and inter-symbol interference that degrade the opening of the eye pattern at both the receiver input and the data decoder decision point. Depending on the baud rate and interconnect length, the degradation can be greater than that allowed by the specification.

The signal degradation can be partially negated by the use of equalization in the transmitter and/or receiver. Equalization in the transmitter can improve the eye pattern at both the receiver input and the data decoder decision point. Equalization in the receiver can only improve the eye pattern at the data decoder decision point. Equalization is likely to be required only for longer Level I interconnects and higher Level I baud rates.

The types of equalizers and, if the equalizers are adaptive, the adaptive equalizer training algorithms that may be used in Level I transmitter or receiver are subject to the following restrictions.

Equalizers that can convert a single bit error into a multiple bit burst error, such as decision feedback equalizers (DFEs), shall not be used when IDLE1 has been selected for use on the link.

The training algorithm for any adaptive equalization used by a Level I transmitter and/or receiver shall consistently train the equalizer and retain the equalizer's training when IDLE1 is the training signal and shall consistently retain the equalizer's training when IDLE1 has been selected for use on the link and the signal on the link is a continuous sequence of maximum length packets whose payload is either all ONES or all ZEROS.

# 10.3 Explanatory Note on Level I Transmitter and Receiver Specifications

AC electrical specifications are given for the transmitter and receiver. Long run and short run interfaces at three baud rates are described.

The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002.[1]

XAUI has similar application goals as serial RapidIO Level I devices as described in Section 9.5, "Common Electrical Specification". The goal of this standard is that

electrical designs for Level I electrical designs can reuse XAUI, suitably modified for applications at the baud intervals and runs described herein.

# 10.4 Level I Electrical Specification

# 10.4.1 Level I Short Run Transmitter Characteristics

The key transmitter electrical specifications at compliance point T are summarized in Table 10-1 and Table 10-2 while the following sections fully detail all of the requirements.

Table 10-1. Level I SR Transmitter AC Timing Specifications

| Characteristics                                                      | Symbol          | Conditions               | Min   | Тур | Max          | Units |
|----------------------------------------------------------------------|-----------------|--------------------------|-------|-----|--------------|-------|
| Baud Rate                                                            | T_Baud          | Section<br>10.4.1.2      | 1.25  |     | 3.125        | Gbaud |
| Absolute Output Voltage                                              | V <sub>O</sub>  | Section<br>10.4.1.3      | -0.40 |     | 2.30         | Volts |
| Output Differential Voltage (into floating load Rload = $100 \Omega$ | T_Vdiff         | Section<br>10.4.1.3      | 500   |     | 1000         | mVppd |
| Differential Resistance                                              | T_Rd            | Section<br>10.4.1.5      | 80    | 100 | 120          | W     |
| Recommended output rise and fall times (20% to 80%)                  | T_tr, T_tf      | Section<br>10.4.1.4      | 60    |     |              | ps    |
| Differential Output Return Loss $(T_baud/10 \le f < T_Baud/2)$       | T_SDD22         | Section<br>10.4.1.6      |       |     | -            | dB    |
| Differential Output Return Loss $(T_baud/2 \le f \le T_baud)$        |                 |                          |       |     | -            | dB    |
| Common Mode Return Loss (625 MHz $\leq$ f $\leq$ T_baud)             | T_SCC22         | Section<br>10.4.1.6      |       |     | Note 3       | dB    |
| Transmitter Common Mode Noise <sup>1</sup>                           | T_Ncm           |                          |       |     | Note 4       | mVppd |
| Output Common Mode Voltage                                           | T_Vcm           | Load Type 0 <sup>2</sup> | 0     |     | 2.1          | V     |
| Multiple output skew, N<=4                                           | S <sub>MO</sub> | Section<br>10.4.1.7      |       |     | 1000         | ps    |
| Multiple output skew, N>4                                            | S <sub>MO</sub> | Section<br>10.4.1.7      | -     |     | 2UI<br>+1000 | ps    |
| Unit Interval                                                        | UI              |                          | 320   |     | 800          | ps    |

#### NOTES:

- 1. For all Load Types: R\_Rdin = 100  $\Omega \pm 20~\Omega.$  For Vcm definition, see Figure 9-1
- 2. Load Type 0 with min. T\_Vdiff, AC-Coupling or floating load.
- 3. It is suggested that T\_SCCC22 be -6 dB to be compatible with Level II transmitter requirements
- 4. It is suggested that T\_Ncm be limited to 5% of T\_Vdiff to be compatible with Level II transmitter requirements

**Table 10-2. Level I SR Transmitter Output Jitter Specifications** 

| Characteristic                       | Symbol | Condition           | Min | Тур | Max  | Units |
|--------------------------------------|--------|---------------------|-----|-----|------|-------|
| Uncorrelated High Probability Jitter | T_UHPJ | Section<br>10.4.1.9 |     |     | 0.17 | UIpp  |
| Duty Cycle Distortion                | T_DCD  | Section<br>10.4.1.9 |     |     | 0.05 | UIpp  |
| Total Jitter                         | T_TJ   | Section<br>10.4.1.9 |     |     | 0.35 | UIpp  |
| Eye Mask                             | T_X1   | Section<br>10.4.1.9 |     |     | 0.17 | UI    |
| Eye Mask                             | T_X2   | Section<br>10.4.1.9 |     |     | 0.39 | UI    |
| Eye Mask                             | T_Y1   | Section<br>10.4.1.9 | 250 |     |      | mV    |
| Eye Mask                             | T_Y2   | Section<br>10.4.1.9 |     |     | 500  | mV    |

#### 10.4.1.1 Level I SR Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100~\Omega~\pm~5\%$  at DC with a return loss of better than 20 dB from the baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 10.4.1.2 Level I SR Transmitter Baud Rate

The baud rates are 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud with a tolerance of  $\pm 100$  ppm.

# 10.4.1.3 Level I SR Transmitter Amplitude and Swing

Transmitter differential amplitude shall be between 500 to 1000 mVppd, inclusive, either with or without transmit emphasis. Absolute driver output voltage shall be between -0.4 V and 2.4 V, inclusive, with respect to the local ground. See Figure 9-1 for an illustration of absolute driver output voltage and definition of differential peak-to-peak amplitude.

#### 10.4.1.4 Level I SR Transmitter Rise and Fall Times

The recommended minimum differential rise and fall time is 60 ps as measured between the 20% and 80% of the maximum measured levels; the maximum differential rise and fall times are defined by the Tx eye diagram (Figure 9-2 and Table 10-4). Shorter rise and falls may result in excessive high frequency components and increase EMI and cross talk.

#### 10.4.1.5 Level I SR Transmitter Differential Pair Skew

It is recommended that the timing skew at the output of a LP-Serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 Gbaud, 20 ps at 2.5 Gbaud, and 15 ps at 3.125 Gbaud.

### 10.4.1.6 Level I SR Transmitter Output Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 10-3 for Level I short and long run transmitter parameters. Definitions for these parameters are in Figure 9-12.

| Parameter | Value     | Units  |
|-----------|-----------|--------|
| A0        | -10       | dB     |
| f0        | T_Baud/10 | Hz     |
| f1        | 625       | MHz    |
| f2        | T_Baud    | Hz     |
| Slope     | 10.0      | dB/dec |

**Table 10-3. Level I SR Transmitter Return Loss Parameters** 

#### 10.4.1.7 Level I SR Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 1000 ps for links of 4 lanes or less. Links with greater than 4 lanes must have lane-to-lane skew of less than 2 UI + 1000 ps. The transmitter lane-to-lane skew is only for the serdes Tx and does not include any effects of the channel.

#### 10.4.1.8 Level I SR Transmitter Short Circuit Current

It is recommended that the max DC current into or out of the transmitter pins when either shorted to each other or to ground be  $\pm 100$  mA when the device is fully powered up. From a hot swap point of view, the  $\pm 100$  mA limit is only valid after  $10 \, \mu s$ .

## 10.4.1.9 Level I SR Transmitter Template and Jitter

For each baud rate at which a transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the Transmitter Output Compliance Mask shown in Figure 9-2 with the parameters specified in Table 10-4. The output eye pattern of a LP-Serial transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the Transmitter Output Compliance Mask when pre-emphasis is disabled or minimized.

Table 10-4. Level I SR Near-End (Tx) Template Intervals

| Characteristics                              | Symbol  | Near-End<br>Value | Units |
|----------------------------------------------|---------|-------------------|-------|
| Eye Mask                                     | T_X1    | 0.17              | UI    |
| Eye Mask                                     | T_X2    | 0.39              | UI    |
| Eye Mask                                     | T_Y1    | 250               | mV    |
| Eye Mask                                     | T_Y2    | 500               | mV    |
| Eye Mask                                     | T_Y3    | N/A               | mV    |
| Uncorrelated Bounded High Probability Jitter | T_UBHPJ | 0.17              | UIpp  |
| Duty Cycle Distortion                        | T_DCD   | 0.05              | UIpp  |
| Total Jitter                                 | T_TJ    | 0.35              | UIpp  |

## 10.4.2 Level I Long Run Transmitter Characteristics

The key transmitter electrical specifications at compliance point T are summarized in Table 10-5 and Table 10-6 while the following sub-clauses fully detail all of the requirements.

Table 10-5. Level I LR Transmitter AC Timing Specifications

| Characteristics                                                                                          | Symbol          | Conditions               | Min   | Тур | Max          | Units |
|----------------------------------------------------------------------------------------------------------|-----------------|--------------------------|-------|-----|--------------|-------|
| Baud Rate                                                                                                | T_Baud          | Section<br>10.4.2.2      | 1.25  |     | 3.125        | Gbaud |
| Absolute Output Voltage                                                                                  | V <sub>O</sub>  | Section<br>10.4.2.3      | -0.40 |     | 2.30         | Volts |
| Output Differential Voltage (into floating load Rload=100 $\Omega$ )                                     | T_Vdiff         | Section<br>10.4.2.3      | 800   |     | 1600         | mVppd |
| Differential Resistance                                                                                  | T_Rd            | Section<br>10.4.1.5      | 80    | 100 | 120          | W     |
| Recommended output rise and fall times (20% to 80%)                                                      | T_tr, T_tf      |                          | 60    |     |              |       |
| $\begin{array}{c} \text{Differential Output Return Loss} \\ (T\_baud/10 \leq f < T\_Baud/2) \end{array}$ | T_SDD22         | Section<br>10.4.1.6      |       |     | -            | dB    |
| Differential Output Return Loss $(T_baud/2 \le f \le T_baud)$                                            | 1               |                          |       |     | -            | dB    |
| Common Mode Return Loss (625 MHz $\leq$ f $\leq$ T_baud)                                                 | T_SCC22         | Section<br>10.4.1.6      |       |     | Note 3       | dB    |
| Transmitter Common Mode Noise <sup>1</sup>                                                               | T_Ncm           |                          |       |     | Note 4       | mVppd |
| Output Common Mode Voltage                                                                               | T_Vcm           | Load Type 0 <sup>2</sup> | 0     |     | 2.1          | V     |
| Multiple output skew, N<=4                                                                               | S <sub>MO</sub> |                          |       |     | 1000         | ps    |
| Multiple output skew, N>4                                                                                | S <sub>MO</sub> |                          | -     |     | 2UI+<br>1000 | ps    |

Table 10-5. Level I LR Transmitter AC Timing Specifications

| Unit Interval | UI |  | 320 |  | 800 | ps |
|---------------|----|--|-----|--|-----|----|
|---------------|----|--|-----|--|-----|----|

#### NOTES:

- 1. For all Load Types: R\_Rdin =  $100 \Omega \pm 20 \Omega$ . For Vcm definition, see Figure 9-1.
- 2. Load Type 0 with min. T\_Vdiff, AC-Coupling or floating load.
- 3. It is suggested that T\_SCCC22 be -6 dB to be compatible with Level II transmitter requirements
- 4. It is suggested that T\_Ncm be limited to 5% of T\_Vdiff to be compatible with Level II transmitter requirements

Table 10-6. Level I LR Transmitter Output Jitter Specifications

| Characteristic                       | Symbol | Condition           | Min | Тур | Max  | Units |
|--------------------------------------|--------|---------------------|-----|-----|------|-------|
| Uncorrelated High Probability Jitter | T_UHPJ | Section<br>10.4.1.9 |     |     | 0.17 | UIpp  |
| Duty Cycle Distortion                | T_DCD  | Section<br>10.4.1.9 |     |     | 0.05 | UIpp  |
| Total Jitter                         | T_TJ   | Section<br>10.4.1.9 |     |     | 0.35 | UIpp  |
| Eye Mask                             | T_X1   | Section<br>10.4.1.9 |     |     | 0.17 | UI    |
| Eye Mask                             | T_X2   | Section<br>10.4.1.9 |     |     | 0.39 | UI    |
| Eye Mask                             | T_Y1   | Section<br>10.4.1.9 | 400 |     |      | mV    |
| Eye Mask                             | T_Y2   | Section<br>10.4.1.9 |     |     | 800  | mV    |

#### 10.4.2.1 Level I LR Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100~\Omega \pm 5\%$  at DC with a return loss of better than 20 dB from the baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 10.4.2.2 Level I LR Transmitter Baud Rate

The baud rates are 1.25 Gbaud, 2.5 Gbaud, and 3.125 Gbaud with a tolerance of  $\pm 100$  ppm.

## 10.4.2.3 Level I LR Transmitter Amplitude and Swing

Transmitter differential amplitude shall be between 400 to 1600 mVppd, inclusive, either with or without transmit emphasis. Absolute driver output voltage shall be between -0.4 V and 2.4 V, inclusive, with respect to the local ground. See Figure 9-1 for an illustration of absolute driver output voltage and definition of differential peak-to-peak amplitude.

#### 10.4.2.4 Level I LR Transmitter Rise and Fall Times

The recommended minimum differential rise and fall time is 60 ps as measured between the 20% and 80% of the maximum measured levels; the maximum differential rise and fall times are defined by the Tx eye diagram (Figure 9-2 and

Table 10-8). Shorter rise and falls may result in excessive high frequency components and increase EMI and cross talk.

#### 10.4.2.5 Level I LR Transmitter Differential Pair Skew

It is recommended that the timing skew at the output of a LP-Serial transmitter between the two signals that comprise a differential pair not exceed 25 ps at 1.25 Gbaud, 20 ps at 2.5 Gbaud and 15 ps at 3.125 Gbaud.

## 10.4.2.6 Level I LR Transmitter Output Resistance and Return Loss

Refer to Section 9.5.11 for the reference model for return loss. See Table 10-3 for Level I short and long run transmitter parameters. Definitions for these parameters are in Figure 9-12.

| Parameter | Value     | Units  |
|-----------|-----------|--------|
| A0        | -8        | dB     |
| f0        | T_Baud/10 | Hz     |
| f1        | T_Baud/2  | MHz    |
| f2        | T_Baud    | Hz     |
| Slope     | 16.6      | dB/dec |

**Table 10-7. Level I LR Transmitter Return Loss Parameters** 

#### 10.4.2.7 Level I LR Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 1000 ps for links of 4 lanes or less. Links with greater than 4 lanes must have lane-to-lane skew of less than 2 UI + 1000 ps. The transmitter lane-to-lane skew is only for the serdes Tx and does not include any effects of the channel.

#### 10.4.2.8 Level I LR Transmitter Short Circuit Current

It is recommended that the max DC current into or out of the transmitter pins when either shorted to each other or to ground be  $\pm 100$  mA when the device is fully powered up. From a hot swap point of view, the  $\pm 100$  mA limit is only valid after  $10~\mu s$ .

## 10.4.2.9 Level I LR Transmitter Template and Jitter

For each baud rate at which a LP-Serial transmitter is specified to operate, the output eye pattern of the transmitter shall fall entirely within the unshaded portion of the Transmitter Output Compliance Mask shown in Figure 9-2 with the parameters specified in Table 10-4. The output eye pattern of a LP-Serial transmitter that implements pre-emphasis (to equalize the link and reduce inter-symbol interference) need only comply with the Transmitter Output Compliance Mask when pre-emphasis is disabled or minimized.

Table 10-8. Level I LR Near-End (Tx) Template Intervals

| Characteristics                              | Symbol  | Near-End<br>Value | Units |
|----------------------------------------------|---------|-------------------|-------|
| Eye Mask                                     | T_X1    | 0.17              | UI    |
| Eye Mask                                     | T_X2    | 0.39              | UI    |
| Eye Mask                                     | T_Y1    | 400               | mV    |
| Eye Mask                                     | T_Y2    | 800               | mV    |
| Eye Mask                                     | T_Y3    | N/A               | mV    |
| Uncorrelated Bounded High Probability Jitter | T_UBHPJ | 0.17              | UIpp  |
| Duty Cycle Distortion                        | T_DCD   | 0.05              | UIpp  |
| Total Jitter                                 | T_TJ    | 0.35              | UIpp  |

## 10.4.3 Level I Receiver Specifications

Level I LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section.

**Table 10-9. Level I Receiver Electrical Input Specifications** 

| Characteristic                                                    | Symbol  | Conditions                     | Min   | Тур          | Max  | Units |
|-------------------------------------------------------------------|---------|--------------------------------|-------|--------------|------|-------|
| Rx Baud Rate (1.25 Gbaud)                                         | R_Baud  |                                |       | 1.250        |      | Gbaud |
| Rx Baud Rate (2.5 Gbaud)                                          |         |                                |       | 2.500        |      | Gbaud |
| Rx Baud Rate (3.125 Gbaud)                                        |         |                                |       | 3.125        |      | Gbaud |
| Absolute Input Voltage                                            | R_Vin   | Section<br>10.4.3.4            |       |              |      |       |
| Input Differential voltage                                        | R_Vdiff | Section<br>10.4.3.3            | 200   |              | 1600 | mVppd |
| Differential Resistance                                           | R_Rdin  | Section<br>10.4.3.7            | 80    | 100          | 120  | W     |
| Differential Input Return Loss (100 MHz $\leq$ f $\leq$ R_Baud/2) | R_SDD11 | Section<br>10.4.3.7            |       |              | -    | dB    |
| Differential Input Return Loss $(R\_Baud/2 \le f \le R\_Baud)$    |         |                                |       |              |      |       |
| Common mode Input Return Loss<br>(100 MHz to 0.8 *R_Baud)         | R_SCC11 | Section<br>10.4.3.7            |       |              |      | dB    |
| Termination Voltage <sup>1,2</sup>                                | R_Vtt   | R_Vtt floating <sup>4</sup>    | 1     | Not Specifie | ed   | V     |
| Input Common Mode Voltage <sup>1,2</sup>                          | R_Vrcm  | R_Vtt floating <sup>3,4,</sup> | -0.05 |              | 1.85 | V     |
| Wander divider (in Figure 9-8 & Figure 9-8)                       | n       |                                |       | 10           |      |       |

#### **NOTES:**

- $1. \ Input \ common \ mode \ voltage \ for \ AC-coupled \ or \ floating \ load \ input \ with \ min. \ T\_V diff,$
- 2. Receiver is required to implement at least one of specified nominal R\_Vtt values, and typically implements only one of these values. Receiver is only required to meet R\_Vrcm parameter values that correspond to R\_Vtt values supported.
- 3. Input common mode voltage for AC-coupled or floating load input with min. T\_Vdiff.
- 4. For floating load, input resistance must be  $\geq 1 \text{k}\Omega$ .

| Characteristic                                    | Symbol   | Conditions          | Min | Тур | Max   | Units |
|---------------------------------------------------|----------|---------------------|-----|-----|-------|-------|
| Bit Error Ratio                                   | BER      |                     |     |     | 10-12 |       |
| Bounded High Probability Jitter                   | R_BHPJ   | Section<br>10.4.3.8 |     |     | 0.37  | UIpp  |
| Sinusoidal Jitter, maximum                        | R_SJ-max | Section<br>10.4.3.8 |     |     | 8.5   | UIpp  |
| Sinusoidal Jitter, High Frequency                 | R_SJ-hf  | Section<br>10.4.3.8 |     |     | 0.1   | UIpp  |
| Total Jitter (Does not include Sinusoidal Jitter) | R_TJ     | Section<br>10.4.3.8 |     |     | 0.55  | UIpp  |
| Total Jitter Tolerance <sup>1</sup>               | R_JT     |                     |     |     | 0.65  | UIpp  |
| Eye Mask                                          | R_X1     | Section<br>10.4.3.8 |     |     | 0.275 | UI    |
| Eye Mask                                          | R_Y1     | Section<br>10.4.3.8 |     |     | 100   | mV    |
| Eye Mask                                          | R_Y2     | Section<br>10.4.3.8 |     |     | 800   | mV    |

#### NOTES:

## 10.4.3.1 Level I Receiver Input Baud Rate

All devices shall work at either 1.25 Gbaud, 2.5 Gbaud, or 3.125 Gbaud or any combination of these baud rates with the baud rate tolerance as per Section 10.4.1.2.

## **10.4.3.2** Level I Receiver Reference Input Signals

Reference input signals to the receiver have the characteristics determined by compliant transmitter. The reference input signal must satisfy the transmitter near-end template and jitter given in Figure 9-2 and Table 10-1 (Table 10-5), Table 10-2 (Table 10-6), and Table 10-3 (Table 10-7) for short run (long run) as well as the far-end eye template and jitter given in Figure 9-5 and Table 10-13, with the differential load impedance of  $100~\Omega~\pm~1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate. Note that the input signal might not meet either of these templates when the actual receiver replaces this load.

## 10.4.3.3 Level I Receiver Input Signal Amplitude

The receiver shall accept differential input signal amplitudes produced by compliant transmitters connected without attenuation to the receiver. This may be larger than the 1600 mVppd maximum of the transmitter due to output/input impedances and reflections.

<sup>1.</sup> Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 10-1. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

The minimum input amplitude is defined by the far-end transmitter template, the actual receiver input impedance and the loss of the actual PCB. Note that the far-end transmitter template is defined using a well controlled load impedance, however the real receiver is not, which can leave the receiver input signal smaller than the minimum 200 mVppd.

## 10.4.3.4 Level I Receiver Absolute Input Voltage

The voltage levels at the input of an AC coupled receiver (if AC coupling is done within the receiver) or at the Tx side of the external AC coupling cap (if AC coupling is done externally) shall be between -0.40 V to 2.30 V, inclusive, with respect to local ground.

## 10.4.3.5 Level I Receiver Input Common Mode Impedance

AC coupling is to be considered part of the receiver for the purposes of this specification unless explicitly stated otherwise. It should be noted that various methods for AC coupling are allowed (for example, internal to the chip or done externally). See Section 9.5.13 for more information.

## 10.4.3.6 Level I Receiver Input Lane-to-Lane Skew

Refer to Section 9.5.9.

## 10.4.3.7 Level I Receiver Input Resistance and Return Loss

Refer to Section 9.5.11 for the reference model for return loss. See Table 10-11 for Level I receiver parameters. Definitions for these parameters are in Figure 9-12.

| Parameter | Value                       | Units  |
|-----------|-----------------------------|--------|
| A0        | -8                          | dB     |
| f0        | 100                         | MHz    |
| f1        | RB aud $\times \frac{1}{2}$ | Hz     |
| f2        | R_Baud                      | Hz     |
| Slope     | 16.6                        | dB/dec |

**Table 10-11. Level I Input Return Loss Parameters** 

Receiver input impedance shall result in a differential return loss better that -8 dB and a common mode return loss better than -6 dB from 100 MHz to  $(0.5)*(R_B)$  and Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is  $100 \Omega$  resistive for differential return loss and  $25 \Omega$  resistive for common mode.

## 10.4.3.8 Level I Receiver Input Jitter Tolerance

The DUT shall be measured to have a BER better than specified for stressed signal with a confidence level of three sigma. Therefore the receiver shall tolerate at least the far-end eye template and jitter requirements as given in Figure 9-5 and Table 10-10 with an additional SJ with any frequency and amplitude defined by the mask of Figure 10-1 where the minimum and maximum total wander amplitude are 0.1 UIpp and 8.5 UIpp respectively. This additional SJ component is intended to ensure margin for wander, hence is over and above any high frequency jitter from Table 10-13.



Figure 10-1. Single Frequency Sinusoidal Jitter Limits

Table 10-12 defines the low and high knee frequency for Level I links where the baud rates are defined as in Section 10.4.3.1.

Table 10-12. Level I Single Frequency Sinusoidal Jitter Limits Knee Frequencies

| Receiver Data Baud Rate<br>(Gbaud) | $f_1$ (kHz) | $f_2(\mathrm{kHz})$ |
|------------------------------------|-------------|---------------------|
| 1.25                               | 8.82        | 750                 |
| 2.5                                | 17.6        | 1500                |
| 3.125                              | 22.1        | 1875                |

For each baud rate at which a LP-Serial receiver is specified to operate, the receiver shall meet the corresponding Bit Error Ratio specification in Table 10-10 when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the Receiver Input Compliance Mask shown in Figure 9-5 with the parameters specified in Table 10-13. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a  $100~\Omega \pm 5\%$  differential resistive load.

| Characteristics                                   | Symbol | Far-End<br>Value | Units |
|---------------------------------------------------|--------|------------------|-------|
| Eye Mask                                          | R_X1   | 0.275            | UI    |
| Eye Mask                                          | R_Y1   | 100              | mV    |
| Eye Mask                                          | R_Y2   | 800              | mV    |
| High Probability Jitter                           | R_HPJ  | 0.37             | UIpp  |
| Total Jitter (Does not include Sinusoidal Jitter) | R_TJ   | 0.55             | UIpp  |

Table 10-13. Level I Far-End (Rx) Template Intervals

## 10.5 Level I Measurement and Test Requirements

Since the LP-Serial electrical specification is guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. In addition, the CJPAT test pattern defined in Annex 48A of IEEE802.3ae-2002 is specified as the test pattern for use in transmitter eye pattern and jitter measurements. Annex 48B of IEEE802.3ae-2002 is recommended as a reference for additional information on jitter test methods.

## **10.5.1** Level I Transmitter Measurements

## 10.5.1.1 Level I Eye Template Measurements

For the purpose of transmitter eye template measurements, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for template measurements is the Continuous Jitter Test Pattern (CJPAT) defined in Annex 48A of IEEE802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. N lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. The amount of data represented in the eye shall be adequate to ensure that the bit error ratio is less than  $10^{-12}$ . The eye pattern shall be measured with AC coupling and the compliance template centered at 0 Volts differential. The left and right edges of the template shall be aligned with the mean zero crossing points of the measured data eye. The load for this test shall be  $100 \Omega$  resistive  $\pm 5\%$  differential to 2.5 GHz.

#### 10.5.1.2 Level I Jitter Test Measurements

For the purpose of transmitter jitter measurement, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for jitter measurements is the Continuous Jitter Test Pattern (CJPAT) pattern defined in Annex 48A of IEEE802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. N lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. Jitter shall be measured with AC coupling and at 0 Volts differential. Jitter measurement for the transmitter (or for calibration of a jitter tolerance setup) shall be performed with a test procedure resulting in a BER curve such as that described in Annex 48B of IEEE802.3ae.

#### 10.5.1.3 Level I Transmit Jitter Load

Transmit jitter is measured at the driver output when terminated into a load of  $100 \Omega$  resistive  $\pm 5\%$  differential to 2.5 GHz.

## 10.5.2 Level I Receiver Jitter Tolerance

Jitter tolerance is measured at the receiver using a jitter tolerance test signal. This signal is obtained by first producing the sum of deterministic and random jitter defined in Section 10.4.3 and then adjusting the signal amplitude until the data eye contacts the 4 points of the minimum eye opening of the receive template shown in Table 9-4 and Table 10-13. Note that for this to occur, the test signal must have vertical waveform symmetry about the average value and have horizontal symmetry (including jitter) about the mean zero crossing. Eye template measurement requirements are as defined above. Random jitter is calibrated using a high pass filter with a low frequency corner at 20 MHz and a 20 dB/decade rolloff below this. The required sinusoidal jitter specified in Section 10.4.3 is then added to the signal and the test load is replaced by the receiver being tested.

# Chapter 11 5 Gbaud and 6.25 Gbaud LP-Serial Links

This chapter details the requirements for Level II RapidIO LP-Serial short, medium, and long run electrical interfaces of nominal baud rates of 5 Gbaud and 6.25 Gbaud using NRZ coding (hence 1 bit per symbol at the electrical level). A compliant device must meet all of the requirements listed below. The electrical interface is based on a high speed low voltage logic with a nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signaling is unidirectional.

## 11.1 Level II Application Goals

## 11.1.1 Common to Level II Short run, Medium run and Long run

The following are application requirements common to short run, medium run and long run Level II links at 5 Gbaud and 6.25 Gbaud:

- The electrical specifications shall support lane widths options of 1x, 2x, 4x, 8x and 16x.
- Both AC coupled and DC coupled links options shall be specified. A compliant device must implement AC coupling and may implement DC coupling as an option.
- A compliant device may implement any subset of baud rates contained in this chapter.
- A compliant device may implement either a short run transmitter, a long run transmitter, or both, at each of the baud rates that it supports.
- A compliant device may implement either a short run receiver or a long run receiver at each of the baud rates that it supports.
- The clock frequency tolerance requirement for transmit and receive are ±100 ppm. The worst case frequency differences between any transmit and receive clock is 200 ppm.
- The Bit Error Ratio (BER) shall be better than  $10^{-15}$  per lane but the test requirements will be to verify  $10^{-12}$  per lane.

- Transmitters and receivers used on short, medium and long run links shall inter-operate for path lengths up to 20 cm.
- Transmitters and receivers used on medium and long run links shall inter-operate for path lengths up to 60 cm.
- The transmitter pins shall be capable of surviving short circuit either to each other, to supply voltages, and to ground.

## 11.1.2 Application Goals for Level II Short Run

• The short run interface shall be capable of spanning at least 20 cm of PCB material with up to a single connector.

## 11.1.3 Application Goals for Level II Medium Run

- The medium run interface shall be capable of spanning at least 60 cm of PCB material with up to two connectors.
- An AC coupled receiver used for a medium run shall be inter-operable with an AC coupled short run transmitter
- An AC coupled transmitter used for a medium run shall be inter-operable with an AC coupled short run receiver, provided that the signal swing values are lowered. This implies that the signal swing is configurable.
- The medium run PHY may use techniques such as increased signal swing and linear equalization to accommodate medium run backplane applications, where the receiver eye may be closed.

## 11.1.4 Application Goals for Long Run

- The long run interface shall be capable of spanning at least 100 cm of PCB material with up to two connectors.
- An AC coupled long run receiver shall be inter-operable with an AC coupled short or medium run transmitter
- An AC coupled long run transmitter shall be inter-operable with an AC coupled short run receiver provided that the signal swing values are lowered. This implies that the signal swing is configurable.
- The long run PHY may use techniques such as increased signal swing, linear equalization, and Decision Feedback Equalizer, designed to accommodate longer run backplane applications, where the receiver eye may be closed.
- A long run transmitter and receiver is intended to accommodate 'legacy' long run RapidIO 1.3 backplanes of at least 60 cm with up to two connectors that can operate at data rates up to 6.25 Gbaud.

## 11.1.5 Explanatory Note on Transmitter and Receiver Specifications

AC electrical specifications are given for transmitters and receivers. Long run, medium run and short run interfaces at two baud rates are described.

The parameters for the AC electrical specifications are guided by the OIF CEI Electrical and Jitter Inter-operability agreement for CEI-6G-SR and CEI-6G-LR[Reference 2].

OIF CEI-6G-SR and CEI-6G-LR have similar application goals to serial RapidIO, as described in Section 11.1, "Level II Application Goals". The goal of this standard is that electrical designs for serial RapidIO can reuse electrical designs for OIF CEI-6G, suitably modified for applications at the baud intervals and runs described herein.

## 11.2 Equalization

At the high baud rates used by Level II LP-Serial links, the signals transmitted over a link are degraded by losses and characteristic impedance discontinuities in the interconnect media. The losses increase with increasing baud rate and interconnect media length and cause signal attenuation and inter-symbol interference that degrade the opening of the eye pattern at both the receiver input and the data decoder decision point. Depending on the baud rate and interconnect length, the degradation can be greater than that allowed by the specification.

The signal degradation can be partially negated by the use of equalization in the transmitter and/or receiver. Equalization in the transmitter can improve the eye pattern at both the receiver input and the data decoder decision point. Equalization in the receiver can only improve the eye pattern at the data decoder decision point. Some degree of equalization is required by most Level II interconnects.

The types of equalizers and, if the equalizers are adaptive, the adaptive equalizer training algorithms that may be used in a Level II 5.0 Gbaud transmitter or receiver are subject to the following restrictions.

Equalizers that can convert a single bit error into a multiple bit burst error, such as decision feedback equalizers (DFEs), shall not be used when IDLE1 has been selected for use on the link.

The training algorithm for any adaptive equalization used by a Level II transmitter and/or receiver shall consistently train the equalizer and retain the equalizer's training when IDLE1 is the training signal and shall consistently retain the equalizer's training when IDLE1 has been selected for use on the link and the signal on the link is a continuous sequence of maximum length packets whose payload is either all ONES or all ZEROS.

The above restrictions on the types of equalizers and adaptive equalizer training algorithms do not apply to Level II transmitters and receivers operating at Baud Rate Class 2.

## 11.3 Link Compliance Methodology

## 11.3.1 Overview

A serial link is comprised of a transmitter, a receiver, and a channel which connects them. Typically, two of these are normatively specified, and the third is informatively specified. In this specification, the transmitter and channel are normatively specified, while the receiver is informatively specified.

This specification follows the OIF inter-operability or compliance methodology and is based on using transmitter and receiver reference models, measured channel S-parameters, eye masks, and calculated "statistical eyes". These "statistical eyes" are determined by the reference models and measured channel S-parameters using publicly available StatEye MATLAB® scripts and form the basis for identifying compliant transmitters and channels. Compliant receivers are identified through a BER test.

Reference models are used extensively because at 5 Gbaud and 6.25 Gbaud data rates the incoming eye at the receiver may be closed. This prevents specifying receiver compliance through receiver eye masks as is typically done at lower data rates.

#### 11.3.2 Reference Models

The OIF serial link reference model is shown in Figure 11-1. The reference models are simple models of the transmitter and receiver equalization with the effects of amplitude, return loss, and bandwidth included. These models do not include any other aspects of transmitter or receiver performance.



Transmitter Reference Model Includes effects of transmitter equalization, return loss, amplitude, and bandwidth

Receiver Reference Model Includes effects of receiver equalization, return loss, amplitude, and bandwidth

Figure 11-1. OIF Reference Model

There are three target channel run goals in this specification which require various amounts of equalization. These different goals can be met using two transmitter and two receiver reference models. The run goals are short (20 cm), medium (60 cm), and long (100 cm). The reference models for each of the run goals are based on combining short and long run transmitter and receiver models as shown in Table 11-1.

Table 11-1. Reference Models

| Run    | Tx Reference Model | Rx Reference Model |
|--------|--------------------|--------------------|
| Short  | Short              | Short              |
| Medium | Long               | Short              |
| Long   | Long               | Long               |

#### NOTES

Transmitter Reference Models

Short: 1 tap with  $\leq$  3 dB post cursor emphasis

Long: 1 tap with  $\leq$  6 dB of either pre or post cursor emphasis

Receiver Reference Model

Short: Single pole, Single zero with ≤ 4 dB max gain

Long: 5 tap DFE

## 11.3.3 Channel Compliance

A compliant channel is determined using the appropriate transmitter and receiver reference model, measured S-parameters for the channel under consideration, and the StatEye script. A compliant channel is one that produces a receiver equalizer output "statistical eye" which meets a BER  $\leq 10^{-15}$  using StatEye.

## 11.3.4 Transmitter Compliance

The experimental setup for transmitter compliance is shown in Figure 11-2. The shown setup consists of the transmitter under test connected to a compliant channel terminated with a  $100~\Omega$  differential load. OIF requires the compliant channel used in verifying transmitter compliance use at least half of the available transmitter emphasis to produce an open eye at the far-end of the channel.

Using the shown setup, the following three conditions shall be met for compliant transmitters:

- 1. After optimally adjusting the transmitter amplitude and emphasis to produce the most open far-end eye (given the transmitter emphasis constraint), the measured far-end eye must be equal or better than the calculated far-end eye as produced by StatEye.
- 2. The high frequency transmit jitter measured at the near-end must meet specification.
- 3. The measured near-end transmit eye mask must meet the specified near-end eye mask.



Figure 11-2. Transmitter Compliance Setup

## 11.3.5 Receiver Compliance

The experimental setup for receiver compliance is shown in Figure 11-3. The shown setup consists of a compliant channel connected to the receiver under test. To verify the receiver under test, the receiver must meet a BER  $< 10^{-12}$  with a stressed input eye mask. OIF does not place any requirements on the channel used in this measurement other than it must be compliant.

The input stressed eye used in this measurement includes sinusoidal, high probability, and Gaussian jitter as defined in the appropriate sections of this specification, along with any necessary additive crosstalk. Additive crosstalk is used to insure that the receiver under test is adequately stressed if a low loss channel is used in the measurement.

The additive input crosstalk signal is determined using the channel S-parameters, receiver reference model, and the StatEye script. It must be of amplitude such that the resulting receiver equalizer output eye, given the channel, jitter, and crosstalk, is as close as feasible in amplitude when compared to the defined minimum amplitude used for channel compliance.



Crosstalk is added if the compliant channel used does not close the reference model receiver equalizer output eye to the specified minimum amplitude. The crosstalk amplitude is determined using the receiver reference model.

Figure 11-3. Receiver Compliance Setup

## 11.4 Level II Short Run Interface - General Requirements

## 11.4.1 Jitter and Inter-operability Methodology

This section describes the requirements for inter-operability testing of the electrical interfaces used to implement a Short Run link. The LP-Serial 5 Gbaud and 6.25 Gbaud short run interfaces use Method C, described in CEI sub-clause 2.2. This sub-clause defines the inter-operability methodology specifically for interfaces where transmit emphasis may be used and the receiver eye requires Linear Continuous Time equalization (from channel inter-operability point of view) to be open to within the BER of interest.

## 11.4.1.1 Level II SR Defined Test Patterns<sup>1</sup>

A free running PRBS31 polynomial [ITU-T 0.150] shall be used for the testing of jitter tolerance and output jitter compliance.

## 11.4.1.2 Level II SR Channel Compliance

The following steps shall be made to identify which channels are to be considered compliant:

- 1. The forward channel and significant crosstalk channels shall be measured using a network analyzer for the specified baud rate (see Section 11.7.4.5, "Network Analysis Measurement" for a suggested method). Differential S-parameters will be used to represent the characteristics of this channel.
- 2. The reference transmitter shall be a single post tap transmitter, with  $\leq 3$  dB of emphasis and infinite precision accuracy.
- 3. A Tx edge rate filter: a single pole 20 dB/dec low pass at 75% of baud rate, this is to emulate a Tx -3 dB bandwidth at  $^{3}/_{4}$  baud rate.
- 4. A transmit amplitude of 400 mVppd shall be used.
- 5. Additional Uncorrelated Bounded High Probability Jitter of 0.15 UIpp (emulating part of the Tx jitter).
- 6. Additional Uncorrelated Unbounded Gaussian Jitter of 0.15 UIpp (emulating part of the Tx jitter)
- 7. The baud rate shall be 5 Gbaud or 6.25 Gbaud.
- 8. The reference transmitter shall use the worst case transmitter return loss at the baud frequency. In order to construct the worse case transmitter return loss, the reference transmitter should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The transmitter return loss is specified in Section 11.4.2.1.6, "Level II SR Transmitter Output Resistance and Return Loss".
- 9. An ideal receiver filter of the form in CEI Section 9.6.7, "Time Continuous Transverse Filter". The reference receiver uses a continuous-time equalizer with 1 zero and 1 pole in the region of baudrate/100 to baudrate. Additional parasitic zeros and poles must be considered part of the receiver vendor's device and be dealt with as they are for the reference receiver. Pole and Zero values have infinite precision accuracy. Maximum required gain/attenuation shall be less than or equal to 4 dB.
- 10. The reference receiver shall use a sampling point defined at the midpoint between the average zero crossings of the differential signal.

<sup>&</sup>lt;sup>1</sup>All descriptions of PRBS31 imply the standard polynomial as described in [Reference 3]

- 11. The reference receiver shall use the worst case receiver return loss at the baud frequency. In order to construct the worse case receiver return loss, the reference receiver should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The receiver return loss is specified in Section 11.4.2.2.7, "Level II SR Receiver Input Resistance and Return Loss".
- 12. The opening of the eye shall be calculated using Statistical Eye Analysis methods, as per Section 9.7.5, "Statistical Eye Methodology", and confirmed to be within the requirements as specified in Table 11-9 at the required BER,  $10^{-15}$ .

## 11.4.1.3 Level II SR Transmitter Inter-operability

The following step shall be made to identify which transmitters are to be considered compliant:

- 1. It shall be verified that the measured eye is equal or better than the calculated eye for the given measurement probability Q (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes") for a suggested method of calculating Q given a measurement population), given:
  - A "compliance" channel as per Section 11.4.1.2, "Level II SR Channel Compliance" that required at least half the maximum transmit emphasis.
  - Using this channel the transmitter shall be then be optimally adjusted and the resulting eye measured (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method).
  - Using this channel the statistical eye shall then be calculated, as per CEI Section 9.7.5, "Statistical Eye Methodology", using the maximum defined transmit jitter and the actual transmitter's amplitude and emphasis.
- 2. The high frequency transmit jitter shall be within that specified (see Section 11.7.1, "High Frequency Transmit Jitter Measurement" for suggested methods)
- 3. The specified transmit eye mask shall not be not violated (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method) after adjusting the horizontal time positions for the measured time with a confidence level of 3 sigma (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes" for a suggested method).

## 11.4.1.4 Level II SR Receiver Inter-operability

The following step shall be made to identify which receivers are to be considered compliant:

- 1. The DUT shall be measured to have a BER<sup>1</sup> better than 10<sup>-12</sup> for a stressed signal (see Section 11.7.4.2, "Jitter Tolerance with no Relative Wander Lab Setup" for a suggested method) with a confidence level of three sigma (see Annex B.2, "Confidence Level of Errors Measurement" for a suggested method), given:
  - The defined sinusoidal jitter mask for total and relative wander as per Section 11.4.2.2.8, "Level II SR Receiver Input Jitter Tolerance" with a high frequency total/relative wander and a maximum total/relative wander as defined in the CEI IA.
  - The specified amount of High Probability Jitter and Gaussian jitter per Section 11.4.2.2.8, "Level II SR Receiver Input Jitter Tolerance".
  - An additive crosstalk signal of amplitude such that the resulting statistical eye, given the channel, jitter and crosstalk, is as close as feasible in amplitude when compared to the defined minimum amplitude for channel compliance.

#### 11.4.2 Level II SR Electrical Characteristics

The electrical interface is based on high speed, low voltage logic with nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signalling is unidirectional.

#### 11.4.2.1 Level II SR Transmitter Characteristics

The key transmitter characteristics are summarized in Table 11-2 and Table 11-3 while the following sections fully detail all the requirements.

| Characteristic                                                       | Symbol         | Condition          | Min            | Тур  | Max            | Units |
|----------------------------------------------------------------------|----------------|--------------------|----------------|------|----------------|-------|
| Baud Rate (5 Gbaud)                                                  | T_Baud         | Section 11.4.2.1.2 | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01% | Gbaud |
| Baud Rate (6.25 Gbaud)                                               |                |                    | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01% | Gbaud |
| Absolute Output Voltage                                              | V <sub>O</sub> | Section 11.4.2.1.3 | -0.40          |      | 2.30           | Volts |
| Output Differential voltage (into floating load Rload=100 $\Omega$ ) | T_Vdiff        | Section 11.4.2.1.3 | 400            |      | 750            | mVppd |
| Differential Resistance                                              | T_Rd           | Section 11.4.2.1.6 | 80             | 100  | 120            | W     |

**Table 11-2. Level II SR Transmitter Output Electrical Specifications** 

#### NOTES:

1. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load

488 RapidIO.org

.

<sup>2.</sup> For Load Types 1 through 3:  $R_Z vtt \le 30 \ \Omega$ ; Vtt is defined for each load type as follows: Load Type 1  $R_V tt = 1.2 \ V + 5\% / -8\%$ ; Load Type 2  $R_V tt = 1.0 \ V + 5\% / -8\%$ ; Load Type 3  $R_V tt = 0.8 \ V + 5\% / -8\%$ .

<sup>3.</sup> DC Coupling compliance is optional (Type 1 through 3). Only Transmitters that support DC coupling are required to meet this parameter. It is acceptable for a transmitter to restrict the range of T\_Vdiff in order to comply with the specified T\_Vcm range. For a transmitter which supports multiple T\_Vdiff levels, it is acceptable for a transmitter to claim DC Coupling Compliance if it meets the T\_Vcm ranges for at least one of its T\_Vdiff setting as long as those setting(s) that are compliant are indicated.

<sup>&</sup>lt;sup>1</sup>if the defined measurement BER is different to system required BER, adjustments to applied stressed eye TJ are necessary

**Table 11-2. Level II SR Transmitter Output Electrical Specifications** 

| Characteristic                                                               | Symbol                 | Condition                                       | Min | Тур | Max              | Units |
|------------------------------------------------------------------------------|------------------------|-------------------------------------------------|-----|-----|------------------|-------|
| Recommended output rise and fall times (20% to 80%)                          | T_tr, T_tf             | Section 11.4.2.1.4                              | 30  |     |                  | ps    |
| Skew between signals comprising a differential pair                          | T_SKEW <sub>diff</sub> | Section 11.4.2.1.5                              |     |     | 15               | ps    |
| Differential Output Return Loss<br>(100 MHz to 0.5*T_Baud)                   | T_SDD22                | Section 11.4.2.1.6                              |     |     | -8               | dB    |
| Differential Output Return Loss<br>(0.5*T_Baud to T_Baud)                    |                        |                                                 |     |     |                  |       |
| Common Mode Return Loss<br>(100 MHz to 0.75 *T_Baud)                         | T_SCC22                | Section 11.4.2.1.6                              |     |     | -6               | dB    |
| Transmitter Common Mode Noise                                                | T_Ncm                  |                                                 |     |     | 5% of<br>T_Vdiff | mVppd |
| Output Common Mode Voltage<br>Editor notes: This row is deleted and replaced | T_Vcm                  | Load Type 0 <sup>1,2,3,4</sup><br>Section 9.5.3 | 0.0 |     | 1.8              | V     |
| with the following row.                                                      |                        | Load Type 1 <sup>1,3,4,6</sup><br>Section 9.5.3 | 735 |     | 1135             | mV    |
|                                                                              |                        | Load Type 2 <sup>1,3,4</sup><br>Section 9.5.3   | 550 |     | 1060             | mV    |
|                                                                              |                        | Load Type 3 <sup>1,3,4,5</sup><br>Section 9.5.3 | 490 |     | 850              | mV    |
| Output Common Mode Voltage                                                   | T_Vcm                  | Load Type 0 <sup>1</sup><br>Section 9.5.3       | 100 |     | 1700             | mV    |
|                                                                              |                        | Load Type 1 <sup>2,3</sup><br>Section 9.5.3     | 630 |     | 1100             | mV    |

#### **NOTES:**

- 1. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load 2. For Load Types 1 through 3: R\_Zvtt  $\leq$  30  $\Omega$ ; Vtt is defined for each load type as follows: Load Type 1 R\_Vtt = 1.2 V +5%/-8%; Load Type 2 R\_Vtt = 1.0 V +5%/-8%; Load Type 3 R\_Vtt = 0.8 V +5%/-8%.

  3. DC Coupling compliance is optional (Type 1 through 3). Only Transmitters that support DC coupling are required to meet this
- parameter. It is acceptable for a transmitter to restrict the range of T\_Vdiff in order to comply with the specified T\_Vcm range. For a transmitter which supports multiple T\_Vdiff levels, it is acceptable for a transmitter to claim DC Coupling Compliance if it meets the T\_Vcm ranges for at least one of its T\_Vdiff setting as long as those setting(s) that are compliant are indicated.

Table 11-3. Level II SR Transmitter Output Jitter Specifications

| Characteristic                       | Symbol | Conditions         | Min | Тур | Max  | Units |
|--------------------------------------|--------|--------------------|-----|-----|------|-------|
| Uncorrelated High Probability Jitter | T_UHPJ | Section 11.4.2.1.8 |     |     | 0.15 | UIpp  |
| Duty Cycle Distortion                | T_DCD  | Section 11.4.2.1.8 |     |     | 0.05 | UIpp  |
| Total Jitter                         | T_TJ   | Section 11.4.2.1.8 |     |     | 0.30 | UIpp  |
| Eye Mask                             | T_X1   | Section 11.4.2.1.8 |     |     | 0.15 | UI    |
| Eye Mask                             | T_X2   | Section 11.4.2.1.8 |     |     | 0.40 | UI    |
| Eye Mask                             | T_Y1   | Section 11.4.2.1.8 | 200 |     |      | mV    |
| Eye Mask                             | T_Y2   | Section 11.4.2.1.8 |     |     | 375  | mV    |

#### 11.4.2.1.1 Level II SR Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100~\Omega \pm 1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 11.4.2.1.2 Level II SR Transmitter Baud Rate

The baud rates are 5 Gbaud and 6.25 Gbaud with a tolerance of  $\pm 100$  ppm.

## 11.4.2.1.3 Level II SR Transmitter Amplitude and Swing

Transmitter differential output amplitude shall be between 400 and 750 mVppd, inclusive, either with or without any transmit emphasis. Absolute transmitter output voltage shall be between -0.1 V and 1.9 V, inclusive, with respect to local ground. See Figure 9-1 for an illustration of absolute transmitter output voltage limits and definition of differential peak-to-peak amplitude.

#### 11.4.2.1.4 Level II SR Transmitter Rise and Fall Times

The recommended minimum differential rise and fall times are 30 ps as measured between the 20% and 80% of the maximum measured levels; the maximum differential rise and fall times are defined by the Tx eye diagram Figure 9-2 and Table 11-5. Shorter rise and fall times may result in excessive high frequency components and increase EMI and cross talk.

#### 11.4.2.1.5 Level II SR Transmitter Differential Pair Skew

The timing skew at the output of a Level II SR transmitter between the two signals that comprise a differential pair shall not exceed 15 ps at 5.0 Gbaud and 6.25 Gbaud.

## 11.4.2.1.6 Level II SR Transmitter Output Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-4 for 5 Gbaud and 6.25 Gbaud short run transmitter parameters. Definitions for these parameters are in Figure 9-12.

| Table 11-4. Level II SR Transmitter Return Loss Parameter |           |       |       |  |  |  |  |
|-----------------------------------------------------------|-----------|-------|-------|--|--|--|--|
|                                                           | Parameter | Value | Units |  |  |  |  |

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | T_Baud/2 | Hz     |
| f2        | T_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

## 11.4.2.1.7 Level II SR Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 1000 ps for links of 4 lanes or less. Links with

greater than 4 lanes must have lane-to-lane skew of less than 2 UI + 1000 ps. The transmitter lane-to-lane skew is only for the serdes Tx and does not include any effects of the channel.

### 11.4.2.1.8 Level II SR Transmitter Template and Jitter

As per Section 11.4.1.3, "Level II SR Transmitter Inter-operability" the transmitter shall satisfy both the near-end and far-end eye template and jitter requirements as given in Figure 9-2, Table 11-5, Figure 9-5, and Table 11-9 either with or without any transmit emphasis.

The maximum near-end duty cycle distortion (T\_DCD) shall be less than 0.05 UIpp.

It should be noted that it is assumed the Uncorrelated High Probability Jitter component of the transmitter jitter is not Inter-symbol Interference (ISI). This is only assumed from a receiver point of view and does not in any way put any restrictions on the real transmitter HPJ.

|                                              | ` /     | -                 |       |
|----------------------------------------------|---------|-------------------|-------|
| Characteristics                              | Symbol  | Near-End<br>Value | Units |
| Eye Mask                                     | T_X1    | 0.15              | UI    |
| Eye Mask                                     | T_X2    | 0.40              | UI    |
| Eye Mask                                     | T_Y1    | 200               | mV    |
| Eye Mask                                     | T_Y2    | 375               | mV    |
| Eye Mask                                     | T_Y3    | 125               | mV    |
| Uncorrelated Bounded High Probability Jitter | T_UBHPJ | 0.15              | UIpp  |
| Duty Cycle Distortion                        | T_DCD   | 0.05              | UIpp  |
| Total Jitter                                 | T_TJ    | 0.30              | UIpp  |

Table 11-5. Level II SR Near-End (Tx) Template Intervals

#### 11.4.2.2 Level II SR Receiver Characteristics

The key receiver characteristics are summarized in Table 11-6 and Table 11-7 while the following sections fully detail all the requirements.

| Table 11-6. Level II SR Receiver Electri | ical Input Specifications |
|------------------------------------------|---------------------------|
|------------------------------------------|---------------------------|

| Characteristic            | Symbol | Conditions         | Min            | Тур  | Max            | Units |
|---------------------------|--------|--------------------|----------------|------|----------------|-------|
| Rx Baud Rate (5 Gbaud)    | R_Baud | Section 11.4.2.2.1 | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01% | Gbaud |
| Rx Baud Rate (6.25 Gbaud) |        |                    | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01% | Gbaud |
| Absolute Input Voltage    | R_Vin  | Section 11.4.2.2.4 |                |      |                |       |

#### NOTES:

- 1. DC Coupling compliance is optional. For Vcm definition, see Figure 9-1.
- 2. Receiver is required to implement at least one of specified nominal R\_Vtt values, and typically implements only one of these values. Receiver is only required to meet R\_Vrcm parameter values that correspond to R\_Vtt values supported.
- 3. Input common mode voltage for AC-coupled or floating load input with min. T\_Vdiff.
- 4. For floating load, input resistance must be  $\geq 1 \text{ k}\Omega$ .

Table 11-6. Level II SR Receiver Electrical Input Specifications

| Characteristic                                                         | Symbol  | Conditions                    | Min      | Тур          | Max           | Units |
|------------------------------------------------------------------------|---------|-------------------------------|----------|--------------|---------------|-------|
| Input Differential voltage                                             | R_Vdiff | Section 11.4.2.2.3            | 125      |              | 1200          | mVppd |
| Differential Resistance                                                | R_Rdin  | Section 11.4.2.2.7            | 80       | 100          | 120           | Ω     |
| Bias Voltage Source Impedance (load types 1 to 3) <sup>1</sup>         | R_Zvtt  |                               |          |              | 30            | Ω     |
| Differential Input Return Loss<br>(100 MHz to 0.5*R_Baud)              | R_SDD11 | Section 11.4.2.2.7            |          |              | -8            | dB    |
| Differential Input Return Loss (0.5*R_Baud to R_Baud))                 |         |                               |          |              |               |       |
| Common mode Input Return Loss<br>(100 MHz to 0.5*R_Baud)               | R_SCC11 | Section 11.4.2.2.7            |          |              | -6            | dB    |
| Termination Voltage <sup>1,2</sup>                                     | R_Vtt   | R_Vtt floating <sup>4</sup>   | N        | lot Specific | ed            | V     |
|                                                                        |         | R_Vtt = 1.2V<br>Nominal       | 1.2 - 8% |              | 1.2 +<br>5%   | V     |
|                                                                        |         | R_Vtt = 1.0V<br>Nominal       | 1.0 - 8% |              | 1.0 +<br>5%   | V     |
|                                                                        |         | R_Vtt = 0.8V<br>Nominal       | 0.8 - 8% |              | 0.8 +<br>5%   | V     |
| Input Common Mode Voltage <sup>1,2</sup>                               | R_Vrcm  | R_Vtt floating <sup>3,4</sup> | -0.05    |              | 1.85          | V     |
| Editor notes: This row is deleted and replaced with the following row. |         | R_Vtt = 1.2V<br>Nominal       | 720      |              | R_Vtt -<br>10 | mV    |
|                                                                        |         | R_Vtt = 1.0V<br>Nominal       | 535      |              | R_Vtt + 125   | mV    |
|                                                                        |         | R_Vtt = 0.8V<br>Nominal       | 475      |              | R_Vtt + 105   | mV    |
| Input Common Mode Voltage                                              | R_Vfcm  | Load Type 0 <sup>2</sup>      | 0        |              | 1800          | mV    |
|                                                                        |         | Load Type 1 <sup>1,3</sup>    | 595      |              | R_Vtt - 60    | mV    |
| Wander divider (in Figure 9-8 & Figure 9-9)                            | n       |                               |          | 10           |               |       |

#### NOTES:

- 1. DC Coupling compliance is optional. For Vcm definition, see Figure 9-1.
- 2. Receiver is required to implement at least one of specified nominal R\_Vtt values, and typically implements only one of these values. Receiver is only required to meet R\_Vrcm parameter values that correspond to R\_Vtt values supported.

  3. Input common mode voltage for AC-coupled or floating load input with min. T\_Vdiff.
- 4. For floating load, input resistance must be  $\geq 1 \text{ k}\Omega$ .

**Table 11-7. Level II SR Receiver Input Jitter Tolerance Specifications** 

| Characteristics                                   | Symbol   | Conditions         | Min | Тур | Max  | Units |
|---------------------------------------------------|----------|--------------------|-----|-----|------|-------|
| Bounded High Probability Jitter                   | R_BHPJ   | Section 11.4.2.2.8 |     |     | 0.45 | UIpp  |
| Sinusoidal Jitter, maximum                        | R_SJ-max | Section 11.4.2.2.8 |     |     | 5    | UIpp  |
| Sinusoidal Jitter, High Frequency                 | R_SJ-hf  | Section 11.4.2.2.8 |     |     | 0.05 | UIpp  |
| Total Jitter (Does not include Sinusoidal Jitter) | R_TJ     | Section 11.4.2.2.8 |     |     | 0.60 | UIpp  |
| Eye Mask                                          | R_X1     | Section 11.4.2.2.8 |     |     | 0.30 | UI    |

**Table 11-7. Level II SR Receiver Input Jitter Tolerance Specifications** 

| Characteristics | Symbol | Conditions         | Min | Тур | Max  | Units |
|-----------------|--------|--------------------|-----|-----|------|-------|
| Eye Mask        | R_Y1   | Section 11.4.2.2.8 |     |     | 62.5 | mV    |
| Eye Mask        | R_Y2   | Section 11.4.2.2.8 |     |     | 375  | mV    |

## 11.4.2.2.1 Level II SR Receiver Input Baud Rate

All devices shall work at 5 Gbaud, 6.25 Gbaud or both baud rates with the baud rate tolerance as per Section 9.5.12, "Baud Rate Tolerance".

#### 11.4.2.2.2 Level II SR Receiver Reference Input Signals

Reference input signals to the receiver have the characteristics determined by compliant transmitter. The reference input signal must satisfy the transmitter near-end template and jitter given in Figure 9-2 and Table 11-5, as well as the far-end eye template and jitter given in Figure 9-5 and Table 11-9, with the differential load impedance of  $100~\Omega \pm 1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate. Note that the input signal might not meet either of these templates when the actual receiver replaces this load.

## 11.4.2.2.3 Level II SR Receiver Input Signal Amplitude

The receiver shall accept differential input signal amplitudes produced by compliant transmitters connected without attenuation to the receiver. This may be larger than the 1200 mVppd maximum of the transmitter due to output/input impedances and reflections.

The minimum input amplitude is defined by the far-end transmitter template, the actual receiver input impedance, and the loss of the actual PCB. Note that the far-end transmitter template is defined using a well controlled load impedance, however, the real receiver is not, which can leave the receiver input signal smaller than the minimum 125 mVppd.

## 11.4.2.2.4 Level II SR Receiver Absolute Input Voltage

The absolute voltage levels with respect to the receiver ground at the input of the receiver are dependent on the transmitter implementation, the inter-ground difference, whether the receiver is AC or DC coupled, and (in the case of DC coupling load types 1 to 3) the nominal R\_Vtt supported by the receiver. The voltage levels at the input of a DC coupled receiver shall be consistent with the R\_Vrcm and R\_Vdiff values defined in Table 11-6.

The voltage levels at the input of an AC coupled receiver (if AC coupling is done within the receiver) or at the Tx side of the external AC coupling cap (if AC coupling is done externally) shall be between -0.15 V and 1.95 V, inclusive, with respect to local ground.

### 11.4.2.2.5 Level II SR Receiver Input Common Mode Impedance

The input common mode impedance (R\_Zvtt) at the input of the receiver is dependent on whether the receiver is AC or DC coupled. The value of R\_Zvtt as measured at the input of an AC coupled receiver is undefined. The value of R\_Zvtt as measured at the input of a DC coupled receiver is defined as per Table 11-6.

If AC coupling is used it is to be considered part of the receiver for the purposes of this specification unless explicitly stated otherwise. It should be noted that various methods for AC coupling are allowed (for example, internal to the chip or done externally). See Section 9.5.13, "Termination and DC Blocking" for more information.

#### 11.4.2.2.6 Level II SR Receiver Input Lane-to-Lane Skew

Lane-to-lane skew at the input to the receiver shall not exceed 70 UI peak. See Section 9.5.9, "Receiver Input Lane-to-Lane Skew".

### 11.4.2.2.7 Level II SR Receiver Input Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-8 for 5 Gbaud and 6.25 Gbaud short run receiver parameters. Definitions for these parameters are in Figure 9-12.

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | R_Baud/2 | Hz     |
| f2        | R_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

**Table 11-8. Level II SR Input Return Loss Parameters** 

## 11.4.2.2.8 Level II SR Receiver Input Jitter Tolerance

As per Section 11.4.1.4, "Level II SR Receiver Inter-operability", the receiver shall tolerate at least the far-end eye template and jitter requirements as given in Figure 9-5 and Table 11-9 with an additional SJ with any frequency and amplitude defined by the mask of Figure 9-9 where the minimum and maximum total wander amplitude are 0.05 UIpp and 5 UIpp respectively. This additional SJ component is intended to ensure margin for wander, hence is over and above any high frequency jitter from Table 11-9.

| <b>Table 11-9</b> | . Level II SR | k Far-End (Rx | ) Template | <b>Intervals</b> |
|-------------------|---------------|---------------|------------|------------------|
|-------------------|---------------|---------------|------------|------------------|

| Characteristics                                   | Symbol  | Far-End<br>Value | Units |
|---------------------------------------------------|---------|------------------|-------|
| Eye Mask                                          | R_X1    | 0.30             | UI    |
| Eye Mask                                          | R_Y1    | 62.5             | mV    |
| Eye Mask                                          | R_Y2    | 375              | mV    |
| Uncorrelated Bounded High Probability Jitter      | R_UBHPJ | 0.15             | UIpp  |
| Correlated Bounded High Probability Jitter        | R_CBHPJ | 0.30             | UIpp  |
| Total Jitter (Does not include Sinusoidal Jitter) | R_TJ    | 0.60             | UIpp  |

## 11.4.2.3 Level II SR Link and Jitter Budgets

The primary intended application is as a point-to-point interface of up to approximately 20 cm and up to one connector between integrated circuits using controlled impedance traces on low-cost printed circuit boards (PCBs). Informative loss and jitter budgets are presented in Table 11-10 to demonstrate the feasibility of legacy FR4 epoxy PCB's. The jitter budget is given in Table 11-11. The performance of an actual transceiver interconnect is highly dependent on the implementation.

Table 11-10. Level II SR Informative Loss, Skew and Jitter Budget

| Description                   | Loss (dB) | Differential<br>Skew (ps) | Bounded High<br>Probability<br>(UIpp) | TJ (UIpp) |
|-------------------------------|-----------|---------------------------|---------------------------------------|-----------|
| Driver                        | 0         | 15                        | 0.15                                  | 0.30      |
| Interconnect (with Connector) | 6.6       | 25                        | 0.15                                  | 0.15      |
| Other                         | 3.5       |                           | 0.15                                  | 0.15      |
| Total                         | 10.1      | 40                        | 0.45                                  | 0.60      |

Table 11-11. Level II SR High Frequency Jitter Budget

|                    | Uncorrela             | ited Jitter         | Correlat            | ted Jitter                     |          | Total      | Total Jitter                   |       |      |         |  |
|--------------------|-----------------------|---------------------|---------------------|--------------------------------|----------|------------|--------------------------------|-------|------|---------|--|
| CEI-6G-SR          | Unbounded<br>Gaussian | High<br>Probability | Bounded<br>Gaussian | Bounded<br>High<br>Probability | Gaussian | Sinusoidal | Bounded<br>High<br>Probability | Total | Am   | plitude |  |
| Abbreviation       | UUGJ                  | UHPJ                | CBGJ                | СВНРЈ                          | GJ       | SJ         | НРЈ                            | TJ    | k    |         |  |
| Units              | UIpp                  | UIpp                | UIpp                | UIpp                           | UIpp     | UIpp       | UIpp                           | UIpp  |      | mVppd   |  |
| Transmitter        | 0.150                 | 0.150               |                     | -0.200 <sup>1</sup>            | 0.150    |            | -0.050                         | 0.100 |      | 400.0   |  |
| Channel            |                       |                     |                     | 0.500                          |          |            |                                |       |      |         |  |
| Receiver Input     | 0.150                 | 0.150               | 0.000               | 0.300                          | 0.150    |            | 0.450                          | 0.600 | 0.25 | 125     |  |
| Clock +<br>Sampler | 0.150                 | 0.100               |                     | 0.100                          |          |            |                                |       |      | -50.0   |  |
| Budget             | 0.212                 | 0.250               | 0.000               | 0.400                          | 0.212    | 0.050      | 0.650                          | 0.912 | 0.13 | 75.0    |  |

NOTES:

<sup>1.</sup> Due to transmitter emphasis, it reduces the ISI as seen at the receiver. Thus this number is negative.

## 11.4.3 Level II SR StatEye.org Template

```
$$$$$$$$$$$$$$$$$$$$$$$$$$$$
% example template for setting up a standard, i.e. equalizer
% jitter and return loss
param.version = [param.version '_v1.0'];
% these are internal variables and should not be changed
param.scanResolution = 0.01;
                              = 0.0005;
param.binsize
param.points
                              = 2^13;
% set the transmitter and baud rate. The tx filter has two
% parameters defined for the corner frequency of the poles
param.bps
                              = 6.25e9;
param.bitResolution
                              = 1/(4*param.bps);
param.txFilter
                              = 'singlepole';
param.txFilterParam
                              = [0.75];
% set the return loss up. The return loss can be turned off
% using the appropriate option
param.returnLoss
                              = 'on';
param.cpad
                              = 1.0;
% set the transmitter emphasis up. Some example setting are
% included which can be uncommented
% single tap emphasis
                              = [];
param.txpre
param.signal
                              = 1.0;
param.txpost
                              = [-0.1];
param.vstart
                              = [-0.3 - 0.3];
                              = [+0.0 +0.0];
param.vend
                              = [0.1 0.05 0.025];
param.vstep
% set the de-emphasis of 4-point transmit pulse
```

```
% the de-emphasis run if param.txpre = [] and param.txpost = []
param.txdeemphasis = [1 1 1 1];
                                  % de-emphasis is off
% set the data coding changing the transmit pulse spectrum
% the coding run if param.txpre = [] and param.txpost = []
                       % the coding is off
param.datacoding = 1;
$$$$$$$$$$$$$$$$$$$$$$$$$$$$
% set PAM amplitude and rate
                      % PAM is switched off
param.PAM = 2;
% the rxsample point does not need to be changed as it is
% automatically adjusted by the optimization scripts.
% The number of DFE taps should be set, however, the initial
% conditions are irrelevant.
                              = -0.1;
param.rxsample
% no DFE
                              = [];
param.dfe
% sampling jitter in HPJpp and GJrms is defined here
param.txdj
                              = 0.15;
param.txrj
                              = 0.15/(2*7.94);
% the following options are not yet implemented and should
% not be changed
param.user
                              = [0.0];
param.useuser
                              = 'no';
param.usesymbol
                              = '';
param.xtAmp
                              = 1.0;
param.TransmitAmplitude = 0.400; % mVppdif
param.MinEye
             = 0.125; % mVppdif
                  = 2*7.94;
param.Q
```

param.maxDJ = 0.30; param.maxTJ = 0.60;

## 11.5 Level II Long Run Interface General Requirements

## 11.5.1 Long Run Jitter and Inter-operability Methodology

The LP-Serial 5 Gbaud and 6.25 Gbaud short run interfaces use Method D, described in CEI clause 2.4. This section defines the inter-operability methodology specifically for interfaces where transmit emphasis may be used and the receiver eye requires DFE equalization (from channel inter-operability point of view) to be open to within the BER of interest.

## 11.5.1.1 Level II LR Channel Compliance

The following steps shall be made to identify which channels are to be considered compliant:

- 1. The forward channel and significant crosstalk channels shall be measured using a network analyzer for the specified baud rate (see Section 11.7.4.5, "Network Analysis Measurement" for a suggested method).
- 2. A single pre or post tap transmitter with  $\leq$  6 dB of emphasis, with infinite precision accuracy.
- 3. A Tx edge rate filter: a two-pole 40 dB/dec low pass at 75% of baud rate, this is to emulate both Rx and Tx -3 dB bandwidths at  $\frac{3}{4}$  baud rate.
- 4. A transmit amplitude of 800 mVppd.
- 5. Additional Uncorrelated Bounded High Probability Jitter of 0.15 UIpp (emulating part of the Tx jitter).
- 6. Additional Uncorrelated Unbounded Gaussian Jitter of 0.15 UIpp (emulating part of the Tx jitter).
- 7. The reference transmitter shall use the worst case transmitter return loss at the baud frequency. In order to construct the worse case transmitter return loss, the reference transmitter should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The transmitter return loss is specified in Section 11.5.2.1.6, "Level II LR Transmitter Output Resistance and Return Loss".
- 8. An ideal receiver filter of the form in Section 9.6.6, "Decision Feedback Equalizer". The reference receiver uses a 5 tap DFE, with infinite precision accuracy and having the following restriction on the coefficient values:

Let W[N] be sum of DFE tap coefficient weights from taps N through M where

$$\begin{split} N &= 1 \text{ is previous decision (i.e. first tap)} \\ M &= \text{oldest decision (i.e. last tap)} \\ R\_Y2 &= T\_Y2 = 400 \text{ mV} \\ Y &= \min(R\_X1, (R\_Y2 - R\_Y1) / R\_Y2) = 0.30 \\ Z &= \frac{2}{3} = 0.66667 \end{split}$$

Then 
$$W[N] \le Y * Z^{(N-1)}$$

For the channel compliance model the number of DFE taps (M) = 5. This gives the following maximum coefficient weights for the taps:

```
W[1] \le 0.2625 (sum of taps 1 to 5)

W[2] \le 0.1750 (sum of taps 2 to 5)

W[3] \le 0.1167 (sum of taps 3 to 5)

W[4] \le 0.0778 (sum of taps 4 and 5)

W[5] \le 0.0519 (tap 5)
```

#### Notes:

- These coefficient weights are absolute assuming a T\_Vdiff of 1 Vppd
- For a real receiver the restrictions on tap coefficients would apply for the actual number of DFE taps implemented (M)
- 9. The reference receiver shall use the worst case receiver return loss at the baud frequency. In order to construct the worse case receiver return loss, the reference receiver should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The receiver return loss is specified in Section 11.5.2.2.7, "Level II LR Receiver Input Resistance and Return Loss".

Table 11-12. Level II LR Receiver Equalization Output Eye Mask

| Parameter                       | Symbol | Max   | Units |
|---------------------------------|--------|-------|-------|
| Eye mask                        | R_X1   | 0.30  | UI    |
| Eye mask                        | R_Y1   | 50    | mV    |
| Bounded High Probability Jitter | R_BHPJ | 0.325 | UI    |

10. Any parameters that have degrees of freedom (e.g. filter coefficients or sampling point) shall be optimized against the amplitude, at the zero phase offset, as generated by the Statistical Eye Output, e.g. by sweeping all degrees of freedom and selecting the parameters giving the maximum amplitude. A receiver return loss, as defined by the reference receiver, shall be used.

11. The opening of the eye shall be calculated using Statistical Eye Analysis methods, as per Section 9.7.5, "Statistical Eye Methodology", and confirmed to be within the requirements of the equalized eye mask as specified in Table 11-12 at the required BER, 10<sup>-15</sup>.

## 11.5.1.2 Level II LR Transmitter Inter-operability

The following step shall be made to identify which transmitters are to be considered compliant:

- 1. It shall be verified that the measured eye is equal or better than the calculated eye for the given measurement probability Q (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes" for a suggested method of calculating Q given a measurement population), given:
  - A "compliance" channel as per Section 11.5.1.1, "Level II LR Channel Compliance" that required at least half the maximum transmit emphasis with no receiver filtering to give an open eye.
  - Using this channel the transmitter shall be then optimally adjusted and the resulting near-end eye measured (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method).
  - Using this channel the statistical eye shall then be calculated, as per Section 9.7.5, "Statistical Eye Methodology", using the maximum defined transmit jitter and the actual transmitter's amplitude and emphasis.

If the transmit jitter or transmit eye mask is additionally defined then the following steps shall also be made to identify which transmitters are to be considered compliant:

1. The high frequency transmit jitter shall be within that specified (see Section 11.7.1, "High Frequency Transmit Jitter Measurement" for suggested methods).

The specified transmit eye mask shall not be violated (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method) after adjusting the horizontal time positions for the measured time with a confidence level of 3 sigma (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes" for a suggested method).

## 11.5.1.3 Level II LR Receiver Inter-operability

The following step shall be made to identify which receivers are to be considered compliant:

- 1. The DUT shall be measured to have a BER<sup>1</sup> better than specified for a stressed signal (see Section 11.7.4.3, "Jitter Tolerance with Defined ISI and no Relative Wander" for a suggested method) with a confidence level of three sigma (see Annex B.2, "Confidence Level of Errors Measurement" for a suggested method), given:
  - The defined sinusoidal jitter mask for relative wander as per Section 9.4.6, "Relative Wander Mask" with a high frequency relative wander and a maximum relative wander as defined in Section 11.5.2.2.8, "Level II LR Receiver Jitter Tolerance".
  - The specified amount of High Probability Jitter and Gaussian jitter as defined in Section 11.5.2.2.8, "Level II LR Receiver Jitter Tolerance".
  - A compliance channel or filter as identified by Section 11.5.1.1, "Level II LR Channel Compliance".
  - An additive crosstalk signal of amplitude such that the resulting statistical eye, given the channel, jitter, and crosstalk, is as close as feasible in amplitude when compared to the defined minimum amplitude for channel compliance.

#### 11.5.2 Level II LR Interface Electrical Characteristics

The electrical interface is based on high speed, low voltage logic with nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signalling is unidirectional.

#### 11.5.2.1 Level II LR Transmitter Characteristics

The key transmitter characteristics are summarized in Table 11-13 and Table 11-14 while the following sections fully detail all the requirements.

RapidIO.org 501

<sup>&</sup>lt;sup>1</sup>if the defined measurement BER is different to system required BER, adjustments to applied stressed eye TJ are necessary

**Table 11-13. Level II LR Transmitter Output Electrical Specifications** 

| Characteristics                                                        | Symbols                | Conditions                                  | Min            | Тур  | Max              | Units |
|------------------------------------------------------------------------|------------------------|---------------------------------------------|----------------|------|------------------|-------|
| Tx Baud Rate (5 Gbaud)                                                 | T_Baud                 | Section 11.5.2.1.2                          | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01%   | Gbaud |
| Tx Baud Rate (6.25 Gbaud)                                              |                        |                                             | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01%   | Gbaud |
| Absolute Output Voltage                                                | V <sub>O</sub>         | Section 11.5.2.1.3                          | -0.40          |      | 2.30             | Volts |
| Output Differential voltage (into floating load Rload = $100 \Omega$ ) | T_Vdiff                | Section 11.5.2.1.3 <sup>1</sup>             | 800            |      | 1200             | mVppd |
| Differential Resistance                                                | T_Rd                   | Section 11.5.2.1.6                          | 80             | 100  | 120              | Ω     |
| Recommended output rise and fall times (20% to 80%)                    | T_tr, T_tf             | Section 11.5.2.1.4                          | 30             |      |                  | ps    |
| Skew between signals comprising a differential pair                    | T_SKEW <sub>diff</sub> | Section 11.5.2.1.5                          |                |      | 15               | ps    |
| Differential Output Return Loss (100 MHz to 0.5*T_Baud)                | T_SDD22                | Section 11.5.2.1.6                          |                |      | -8               | dB    |
| Differential Output Return Loss (0.5*T_Baud to T_Baud)                 |                        |                                             |                |      |                  |       |
| Common Mode Return Loss<br>(100 MHz to 0.75 *T_Baud)                   | T_S11                  | Section 11.5.2.1.6                          |                |      | -6               | dB    |
| Transmitter Common Mode Noise                                          | T_Ncm                  |                                             |                |      | 5% of<br>T_Vdiff | mVppd |
| Output Common Mode Voltage                                             | T_Vcm                  | Load Type 0 <sup>2</sup><br>Section 9.5.3   | 100            |      | 1700             | mV    |
|                                                                        |                        | Load Type 1 <sup>3,4</sup><br>Section 9.5.3 | 630            |      | 1100             | mV    |

#### NOTES:

- 1. The Transmitter must be capable of producing a minimum T\_Vdiff greater than or equal to 800 mVppd. In applications where the channel is better than the worst case allowed, a Transmitter device may be provisioned to produce T\_Vdiff less than this minimum value, but greater than or equal to 400 mVppd, and is still compliant with this specification.
- 2. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load.
- 3. For Load Type 1:  $R_Zvtt \le 30 \Omega$ ;  $T_Vtt \& R_Vtt = 1.2V + 5\% / -8\%$ .
- 4. DC Coupling compliance is optional (Load Type 1). Only Transmitters that support DC coupling are required to meet this parameter.

Table 11-14. Level II LR Transmitter Output Jitter Specifications

| Characteristics                      | Symbol | Conditions         | Min | Тур | Max  | Units |
|--------------------------------------|--------|--------------------|-----|-----|------|-------|
| Uncorrelated High Probability Jitter | T_UHPJ | Section 11.5.2.2.8 |     |     | 0.15 | UIpp  |
| Duty Cycle Distortion                | T_DCD  | Section 11.5.2.2.8 |     |     | 0.05 | UIpp  |
| Total Jitter                         | T_TJ   | Section 11.5.2.2.8 |     |     | 0.30 | UIpp  |
| Eye Mask                             | T_X1   | Section 11.5.2.2.8 |     |     | 0.15 | UI    |
| Eye Mask                             | T_X2   | Section 11.5.2.2.8 |     |     | 0.40 | UI    |
| Eye Mask                             | T_Y1   | Section 11.5.2.2.8 | 200 |     |      | mV    |
| Eye Mask                             | T_Y2   | Section 11.5.2.2.8 |     |     | 600  | mV    |

#### 11.5.2.1.1 Level II LR Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100~\Omega \pm 1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 11.5.2.1.2 Level II LR Transmitter Baud Rate

The baud rates are 5 Gbaud and 6.25 Gbaud with a tolerance of  $\pm 100$  ppm.

## 11.5.2.1.3 Level II LR Transmitter Amplitude and Swing

Transmitter differential output amplitude shall be able to drive between 800 and 1200 mVppd, inclusive, either with or without any transmit emphasis. DC referenced logic levels are not defined since the receiver must have high common mode impedance at DC. However, absolute transmitter output voltage shall be between -0.1 V and 1.9 V, inclusive, with respect to local ground. See Figure 9-1 for an illustration of absolute transmitter output voltage limits and definition of differential peak-to-peak amplitude.

#### 11.5.2.1.4 Level II LR Transmitter Rise and Fall Times

The recommended minimum differential rise and fall time is 30 ps as measured between the 20% and 80% of the maximum measured levels; the maximum differential rise and fall times are defined by the Tx eye diagram (Figure 9-2 and Table 11-16). Shorter rise and falls may result in excessive high frequency components and increase EMI and cross talk.

#### 11.5.2.1.5 Level II LR Transmitter Differential Pair Skew

The timing skew at the output of a Level II LR transmitter between the two signals that comprise a differential pair shall not exceed 15 ps at 5.0 Gbaud and 6.25 Gbaud.

## 11.5.2.1.6 Level II LR Transmitter Output Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-15 for 5 Gbaud and 6.25 Gbaud long run transmitter parameters. Definitions for these parameters are in Figure 9-12.

**Table 11-15. Level II LR Transmitter Return Loss Parameters** 

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | T_Baud/2 | Hz     |
| f2        | R_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

## 11.5.2.1.7 Level II LR Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 1000 ps for links of 4 lanes or less. Links with greater than 4 lanes must have lane-to-lane skew of less than 2 UI + 1000 ps. The transmitter lane-to-lane skew is only for the serdes Tx and does not include any effects of the channel.

#### 11.5.2.1.8 Level II LR Transmitter Short Circuit Current

The max DC current into or out of the transmitter pins when either shorted to each other or to ground shall be  $\pm 100$  mA when the device is fully powered up. From a hot swap point of view, the  $\pm 100$  mA limit is only valid after 10  $\mu$ s.

### 11.5.2.1.9 Level II LR Transmitter Template and Jitter

The transmitter shall satisfy both the near-end eye template and jitter requirements as given in Figure 9-2 and Table 11-16 either with or without any transmit emphasis.

The maximum near-end duty cycle distortion (T\_DCD) shall be less than 0.05 UIpp.

It should be noted that it is assumed the Uncorrelated High Probability Jitter component of the transmitter jitter is not Inter-symbol Interference (ISI). This is only assumed from a receiver point of view so that a receiver can't equalize it and does not in any way put any restrictions on the real transmitter HPJ.

| Characteristics                                 | Symbol  | Near-End Value | Units | Comments                       |
|-------------------------------------------------|---------|----------------|-------|--------------------------------|
| Eye Mask                                        | T_X1    | 0.15           | UI    |                                |
| Eye Mask                                        | T_X2    | 0.40           | UI    |                                |
| Eye Mask                                        | T_Y1    | 200            | mV    | For connection to short run Rx |
|                                                 |         | 400            |       | For connection to long run Rx  |
| Eye Mask                                        | T_Y2    | 375            | mV    | For connection to short run Rx |
|                                                 |         | 600            |       | For connection to long run Rx  |
| Uncorrelated Bounded High Probability<br>Jitter | T_UBHPJ | 0.15           | UIpp  |                                |
| Duty Cycle Distortion                           | T_DCD   | 0.05           | UIpp  |                                |
| Total Jitter                                    | T_TJ    | 0.30           | UIpp  |                                |

Table 11-16. Level II LR Near-End Template Intervals

#### 11.5.2.2 Level II LR Receiver Characteristics

The key receiver characteristics are summarized in Table 11-17 while the following sections fully detail all the requirements.

**Table 11-17. Level II LR Receiver Electrical Input Specifications** 

| Characteristic                                            | Symbol  | Condition                  | Min            | Тур  | Max            | Units |
|-----------------------------------------------------------|---------|----------------------------|----------------|------|----------------|-------|
| Rx Baud Rate (5 Gbaud)                                    | R_Baud  | Section 11.5.2.1.2         | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01% | Gbaud |
| Rx Baud Rate (6.25 Gbaud)                                 |         |                            | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01% | Gbaud |
| Absolute Input Voltage                                    | R_Vin   | Section 11.5.2.2.4         |                |      |                |       |
| Input Differential voltage                                | R_Vdiff | Section 11.5.2.2.3         |                |      | 1200           | mVppd |
| Differential Resistance                                   | R_Rdin  | Section 11.5.2.2.7         | 80             | 100  | 120            | Ω     |
| Bias Voltage Source Impedance (load type 1) <sup>1</sup>  | R_Zvtt  |                            |                |      | 30             | Ω     |
| Differential Input Return Loss<br>(100 MHz to 0.5*R_Baud) | R_SDD11 | Section 11.5.2.2.7         |                |      | -8             | dB    |
| Differential Input Return Loss<br>(0.5*R_Baud to R_Baud)) |         |                            |                |      |                |       |
| Common mode Input Return Loss<br>(100 MHz to 0.5*R_Baud)  | R_SCC11 | Section 11.5.2.2.7         |                |      | -6             | dB    |
| Input Common Mode Voltage                                 | R_Vfcm  | Load Type 0 <sup>2</sup>   | 0              |      | 1800           | mV    |
|                                                           |         | Load Type 1 <sup>1,3</sup> | 595            |      | R_Vtt - 60     | mV    |
| Wander divider (in Figure 9-8 & Figure 9-9)               | n       |                            |                | 10   |                |       |

#### NOTES:

- 1. DC Coupling compliance is optional (Load Type 1). Only receivers that support DC coupling are required to meet this parameter.
- 2. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load. For floating load, input resistance must be  $\geq 1 \text{ k}\Omega$
- 3. For Load Type 1:  $T_V tt & R_V tt = 1.2 V + 5\% / -8\%$ .

#### 11.5.2.2.1 Level II LR Receiver Input Baud Rate

All devices shall work at 5 Gbaud, 6.25 Gbaud or both baud rates with the baud rate tolerance as per Section 9.5.12.

#### 11.5.2.2.2 Level II LR Receiver Reference Input Signals

Reference input signals to the receiver have the characteristics determined by the compliant transmitter. The reference input signal must satisfy the transmitter near-end template and jitter given in Figure 9-2 and Table 11-16, as well as the far-end eye jitter given in Table 11-20, with the differential load impedance of 100  $\Omega$   $\pm$  1% at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate. Note that the input signal might not meet either of these requirements when the actual receiver replaces this load.

#### 11.5.2.2.3 Level II LR Receiver Input Signal Amplitude

The receiver shall accept differential input signal amplitudes produced by compliant transmitters connected without attenuation to the receiver. This may be larger than the 1200 mVppd maximum of the transmitter due to output/input impedances and reflections.

The minimum input amplitude is defined by the far-end transmitter template, the actual receiver input impedance, and the loss of the actual PCB. Note that the far-end transmitter template is defined using a well controlled load impedance, however the real receiver is not, which can leave the receiver input signal smaller than expected.

#### 11.5.2.2.4 Level II LR Receiver Absolute Input Voltage

The absolute voltage levels with respect to the receiver ground at the input of the receiver are dependent on the transmitter implementation and the inter-ground difference.

The voltage levels at the input of an AC coupled receiver (if the effective AC coupling is done within the receiver) or at the Tx side of the external AC coupling cap (if AC coupling is done externally) shall be between -0.15 V and 1.95 V, inclusive, with respect to local ground.

## 11.5.2.2.5 Level II LR Receiver Input Common Mode Impedance

The input common mode impedance (R\_Zvtt) at the input of the receiver is dependent on whether the receiver is AC or DC coupled. The value of R\_Zvtt as measured at the input of an AC coupled receiver is undefined. The value of R\_Zvtt as measured at the input of a DC coupled receiver is defined as per Table 11-17.

If AC coupling is used it is to be considered part of the receiver for the purposes of this specification unless explicitly stated otherwise. It should be noted that various methods for AC coupling are allowed (for example, internal to the chip or done externally). See Section 9.5.13, "Termination and DC Blocking" for more information.

#### 11.5.2.2.6 Level II LR Receiver Input Lane-to-Lane Skew

Lane-to-lane skew at the input to the receiver shall not exceed 70 UI peak. See Section 9.5.9, "Receiver Input Lane-to-Lane Skew".

## 11.5.2.2.7 Level II LR Receiver Input Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-18 for 5 Gbaud and 6.25 Gbaud short run receiver parameters. Definitions for these parameters are in Figure 9-12.

**Table 11-18. Level II LR Input Return Loss Parameters** 

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | R_Baud/2 | Hz     |
| f2        | R_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

#### 11.5.2.2.8 Level II LR Receiver Jitter Tolerance

As per Section 11.5.1.3, "Level II LR Receiver Inter-operability", the receiver shall tolerate at least the far-end jitter requirements as given in Table 11-12 in combination with any compliant channel, as per Section 11.5.1.1, "Level II LR Channel Compliance", with an additional SJ with any frequency and amplitude defined by the mask of Figure 9-9 where the minimum and maximum total wander amplitude are 0.05 UIpp and 5 UIpp respectively. This additional SJ component is intended to ensure margin for wander, hence is over and above any high frequency jitter from Table 11-12.

## 11.5.3 Level II LR Link and Jitter Budgets

The primarily intended application is as a point-to-point interface of up to approximately 100 cm and up to two connector between integrated circuits using controlled impedance traces on low-cost printed circuit boards (PCBs). Informative loss and jitter budgets are presented in Table 11-19 to demonstrate the feasibility of legacy FR4 epoxy PCB's. The jitter budget is given in Table 11-20. The performance of an actual transceiver interconnect is highly dependent on the implementation.

| Description Loss | dB) Differential Skew (ps) | Bounded High<br>Probability<br>(UIpp) | TJ (UIpp) |
|------------------|----------------------------|---------------------------------------|-----------|
|------------------|----------------------------|---------------------------------------|-----------|

Table 11-19. Level II LR Informative Loss, Skew and Jitter Budget

| Description                   | Loss (dB) | Differential<br>Skew (ps) | Probability<br>(UIpp) | TJ (UIpp) |
|-------------------------------|-----------|---------------------------|-----------------------|-----------|
| Transmitter                   | 0         | 15                        | 0.15                  | 0.30      |
| Interconnect (with Connector) | 15.9      | 25                        | 0.35                  | 0.513     |
| Other                         | 4.5       |                           | 0.10                  | 0.262     |
| Total                         | 20.4      | 40                        | 0.60                  | 0.875     |

Table 11-20. Level II LR High Frequency Jitter Budget

|                   | Uncorrela             | ited Jitter         | Correlat            | Correlated Jitter              |          | Total Jitter |                                |       |       |           |
|-------------------|-----------------------|---------------------|---------------------|--------------------------------|----------|--------------|--------------------------------|-------|-------|-----------|
| CEI-6G-LR         | Unbounded<br>Gaussian | High<br>Probability | Bounded<br>Gaussian | Bounded<br>High<br>Probability | Gaussian | Sinusoidal   | Bounded<br>High<br>Probability | Total | Am    | plitude   |
| Abbreviation      | UUGJ                  | UHPJ                | CBGJ                | СВНРЈ                          | GJ       | SJ           | HPJ                            | TJ    | k     |           |
| Units             | UIpp                  | UIpp                | UIpp                | UIpp                           | UIpp     | UIpp         | UIpp                           | UIpp  |       | mVppd     |
| Transmitter       | 0.150                 | 0.150               |                     |                                | 0.150    |              | 0.150                          | 0.300 |       | 800.0     |
| Channel           |                       |                     | 0.230               | 0.525                          |          |              |                                |       |       |           |
| Receiver Input    | 0.150                 | 0.150               | 0.230               | 0.525                          | 0.275    |              | 0.675                          | 0.950 | 0.00  | $0.0^{2}$ |
| Equalizer         |                       |                     |                     | -0.350 <sup>1</sup>            |          |              |                                |       |       |           |
| Post Equalization | 0.150                 | 0.150               | 0.230               | 0.175                          | 0.275    |              | 0.325                          | 0.60  | 0.20  | 100.0     |
| DFE Penalties     |                       |                     |                     | 0.100                          |          |              |                                |       | -0.08 | -45.0     |
| Clock + Sampler   | 0.150                 | 0.100               |                     | 0.100                          |          |              |                                |       |       | -45.0     |
| Budget            | 0.212                 | 0.250               | 0.230               | 0.375                          | 0.313    | 0.050        | 0.625                          | 0.988 | 0.06  | 10.0      |
| NOTES.            | ı                     |                     |                     | ı                              | l        | 1            | l l                            |       |       | 1         |

- 1. Due to receiver equalization, it reduces the ISI as seen inside the receiver. Thus this number is negative.
- 2. It is assumed that the eye is closed at the receiver, hence receiver equalization is required as indicated below.

## 11.5.4 Level II LR StatEye.org Template

```
% example template for setting up a standard, i.e. equalizer
% jitter and return loss
param.version = [param.version '_v1.0'];
% these are internal variables and should not be changed
                             = 0.01;
param.scanResolution
                             = 0.0005;
param.binsize
param.points
                             = 2^13;
% set the transmitter and baud rate. The tx filter has two
% parameters defined for the corner frequency of the poles
param.bps
                             = 6.25e9;
param.bitResolution
                             = 1/(4*param.bps);
param.txFilter
                             = 'twopole';
param.txFilterParam
                             = [0.75 \ 0.75];
% set the return loss up. The return loss can be turned off
% using the appropriate option
param.returnLoss
                             = 'on';
param.cpad
                             = 1.00;
% set the transmitter emphasis up. Some example setting are
% included which can be uncommented
% single tap emphasis
                             = [-0.1];
param.txpre
param.signal
                             = 1.0;
param.txpost
                             = [];
param.vstart
                             = [-0.3 - 0.3];
                             = [+0.0 +0.0];
param.vend
                             = [0.1 0.05 0.025];
param.vstep
% set the de-emphasis of 4-point transmit pulse
```

```
% the de-emphasis run if param.txpre = [] and param.txpost = []
param.txdeemphasis = [1 1 1 1];
                                   % de-emphasis is off
% set the data coding changing the transmit pulse spectrum
% the coding run if param.txpre = [] and param.txpost = []
                       % the coding is off
param.datacoding = 1;
$$$$$$$$$$$$$$$$$$$$$$$$$$$$
% set PAM amplitude and rate
                       % PAM is switched off
param.PAM = 2;
% the rxsample point does not need to be changed as it is
% automatically adjusted by the optimization scripts.
% The number of DFE taps should be set, however, the initial
% conditions are irrelevant.
                               = -0.1;
param.rxsample
                               = [0.3 \ 0.1 \ 0.1 \ 0.1];
param.dfe
$$$$$$$$$$$$$$$$$$$$$$$$$$$$
% sampling jitter in HPJpp and GJrms is defined here
param.txdj
                               = 0.15;
param.txrj
                               = 0.15/(2*7.94);
% the following options are not yet implemented and should
% not be changed
param.user
                               = [0.0];
                               = 'no';
param.useuser
                               = '';
param.usesymbol
param.xtAmp
                               = 1.0;
param.TransmitAmplitude = 0.800; % mVppdif
param.MinEye
                   = 0.100; % mVppdif
                   = 2*7.94;
param.Q
                   = 0.325;
param.maxDJ
```

param.maxTJ

= 0.60;

## 11.6 Level II Medium Run Interface General Requirements

## 11.6.1 Medium Run Jitter and Inter-operability Methodology

The LP-Serial 5 Gbaud and 6.25 Gbaud short run interfaces use Method C, described in CEI clause 2.4. This section defines the inter-operability methodology specifically for interfaces where transmit emphasis may be used and the receiver eye requires linear equalization (from channel inter-operability point of view) to be open to within the BER of interest.

## 11.6.1.1 Level II Medium Run Channel Compliance

The following steps shall be made to identify which channels are to be considered compliant:

- 1. The forward channel and significant crosstalk channels shall be measured using a network analyzer for the specified baud rate (see CEI Section 11.7.4.5, "Network Analysis Measurement" for a suggested method).
- 2. A single pre or post tap transmitter with <= 6 dB of emphasis, with infinite precision accuracy.
- 3. A Tx edge rate filter: simple 40 dB/dec low pass at 75% of baud rate, this is to emulate both Rx and Tx -3 dB bandwidths at  $^{3}/_{4}$  baud rate.
- 4. A transmit amplitude of 800 mVppd.
- 5. Additional Uncorrelated Bounded High Probability Jitter of 0.15 UIpp (emulating part of the Tx jitter).
- 6. Additional Uncorrelated Unbounded Gaussian Jitter of 0.15 UIpp (emulating part of the Tx jitter).
- 7. The reference transmitter shall use the worst case transmitter return loss at the baud frequency. In order to construct the worse case transmitter return loss, the reference transmitter should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The transmitter return loss is specified in Section 11.6.2.1.6, "Level II MR Transmitter Output Resistance and Return Loss".
- 8. An ideal receiver filter of the form in Section 9.6.8, "Time Continuous Zero/Pole". The reference receiver uses a continuous-time equalizer with 1 zero and 1 pole in the region of baudrate/100 to baudrate. Additional parasitic zeros and poles must be considered part of the receiver vendor's device and

- be dealt with as they are for the reference receiver. Pole and Zero values have infinite precision accuracy. Maximum required gain/attenuation shall be less than or equal to 4 dB.
- 9. The reference receiver shall use the worst case receiver return loss at the baud frequency. In order to construct the worse case receiver return loss, the reference receiver should be considered to be a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the baud frequency is reached. The receiver return loss is specified in Section 11.6.2.2.7, "Level II MR Receiver Input Resistance and Return Loss".

Table 11-21. Level II LR Receiver Equalization Output Eye Mask

Parameter Symbol Max Units

| Parameter                       | Symbol | Max   | Units |
|---------------------------------|--------|-------|-------|
| Eye mask                        | R_X1   | 0.30  | UI    |
| Eye mask                        | R_Y1   | 50    | mV    |
| Bounded High Probability Jitter | R_BHPJ | 0.325 | UI    |

- 10. Any parameters that have degrees of freedom (e.g. filter coefficients or sampling point) shall be optimized against the amplitude, at the zero phase offset, as generated by the Statistical Eye Output, e.g. by sweeping all degrees of freedom and selecting the parameters giving the maximum amplitude. A receiver return loss, as defined by the reference receiver, shall be used.
- 11. The opening of the eye shall be calculated using Statistical Eye Analysis methods, as per Section 9.7.5, "Statistical Eye Methodology", and confirmed to be within the requirements of the equalized eye mask as specified in Table 11-12 at the required BER, 10<sup>-12</sup>.

## 11.6.1.2 Level II MR Transmitter Inter-operability

The following step shall be made to identify which transmitters are to be considered compliant:

- 1. It shall be verified that the measured eye is equal or better than the calculated eye for the given measurement probability Q (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes" for a suggested method of calculating Q given a measurement population), given:
  - A "compliance" channel as per Section 11.6.1.1, "Level II Medium Run Channel Compliance" that required at least half the maximum transmit emphasis with no receiver filtering to give an open eye.
  - Using this channel the transmitter shall be then optimally adjusted and the resulting near-end eye measured (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method).
  - Using this channel the statistical eye shall then be calculated, as per Section 9.7.5, "Statistical Eye Methodology", using the maximum defined transmit jitter and the actual transmitter's amplitude and emphasis.

If the transmit jitter or transmit eye mask is additionally defined then the following steps shall also be made to identify which transmitters are to be considered compliant:

1. The high frequency transmit jitter shall be within that specified (see Section 11.7.1, "High Frequency Transmit Jitter Measurement" for suggested methods).

The specified transmit eye mask shall not be violated (see Section 11.7.4.6, "Eye Mask Measurement Setup" for a suggested method) after adjusting the horizontal time positions for the measured time with a confidence level of 3 sigma (see Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes" for a suggested method).

## 11.6.1.3 Medium Receiver Inter-operability

The following step shall be made to identify which receivers are to be considered compliant:

- 1. The DUT shall be measured to have a BER<sup>1</sup> better than specified for a stressed signal (see Section 11.7.4.3, "Jitter Tolerance with Defined ISI and no Relative Wander" for a suggested method) with a confidence level of three sigma (see Annex B.2, "Confidence Level of Errors Measurement" for a suggested method), given:
  - The defined sinusoidal jitter mask for relative wander as per Section 9.4.5, "Total Wander Mask" with a high frequency relative wander and a maximum relative wander as defined in Section 11.5.2.2.8, "Level II LR Receiver Jitter Tolerance".
  - The specified amount of High Probability Jitter and Gaussian jitter as defined in Section 11.5.2.2.8, "Level II LR Receiver Jitter Tolerance".
  - A compliance channel or filter as identified by Section 11.5.1.1, "Level II LR Channel Compliance".
  - An additive crosstalk signal of amplitude such that the resulting statistical eye, given the channel, jitter, and crosstalk, is as close as feasible in amplitude when compared to the defined minimum amplitude for channel compliance.

## 11.6.2 Level II MR Interface Electrical Characteristics

The electrical interface is based on high speed low voltage logic with nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signalling is unidirectional.

#### 11.6.2.1 Level II MR Transmitter Characteristics

The key transmitter characteristics are summarized in Table 11-22 and Table 11-23 while the following sections fully detail all the requirements.

S12 RapidIO.org

•

<sup>&</sup>lt;sup>1</sup>if the defined measurement BER is different to system required BER, adjustments to applied stressed eye TJ are necessary

Table 11-22. Level II MR Transmitter Output Electrical Specifications

| Characteristics                                                        | Symbols                | Conditions                                  | Min            | Тур  | Max              | Units |
|------------------------------------------------------------------------|------------------------|---------------------------------------------|----------------|------|------------------|-------|
| Tx Baud Rate (5 Gbaud)                                                 | T_Baud                 | Section 11.6.2.1.2                          | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01%   | Gbaud |
| Tx Baud Rate (6.25 Gbaud)                                              |                        |                                             | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01%   | Gbaud |
| Absolute Output Voltage                                                | V <sub>O</sub>         | Section 11.6.2.1.3                          | -0.40          |      | 2.30             | Volts |
| Output Differential voltage (into floating load Rload = $100 \Omega$ ) | T_Vdiff                | Section 11.6.2.1.3 <sup>1</sup>             | 800            |      | 1200             | mVppd |
| Differential Resistance                                                | T_Rd                   | Section 11.6.2.1.6                          | 80             | 100  | 120              | Ω     |
| Recommended output rise and fall times (20% to 80%)                    | T_tr, T_tf             | Section 11.6.2.1.4                          | 30             |      |                  | ps    |
| Skew between signals comprising a differential pair                    | T_SKEW <sub>diff</sub> | Section 11.6.2.1.5                          |                |      | 15               | ps    |
| Differential Output Return Loss<br>(100 MHz to 0.5*T_Baud)             | T_SDD22                | Section 11.6.2.1.6                          |                |      | -8               | dB    |
| Differential Output Return Loss<br>(0.5*T_Baud to T_Baud)              |                        |                                             |                |      |                  |       |
| Common Mode Return Loss<br>(100 MHz to 0.75 *T_Baud)                   | T_S11                  | Section 11.6.2.1.6                          |                |      | -6               | dB    |
| Transmitter Common Mode Noise                                          | T_Ncm                  |                                             |                |      | 5% of<br>T_Vdiff | mVppd |
| Output Common Mode Voltage                                             | T_Vcm                  | Load Type 0 <sup>2</sup><br>Section 9.5.3   | 100            |      | 1700             | mV    |
|                                                                        |                        | Load Type 1 <sup>3,4</sup><br>Section 9.5.3 | 630            |      | 1100             | mV    |

#### NOTES:

- 1. The Transmitter must be capable of producing a minimum T\_Vdiff greater than or equal to 800 mVppd. In applications where the channel is better than the worst case allowed, a Transmitter device may be provisioned to produce T\_Vdiff less than this minimum value, but greater than or equal to 400 mVppd, and is still compliant with this specification.
- 2. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load.
- 3. For Load Type 1:  $R_Zvtt \le 30 \Omega$ ;  $T_Vtt \& R_Vtt = 1.2 V +5\%/-8\%$
- 4. DC Coupling compliance is optional (Load Type 1). Only Transmitters that support DC coupling are required to meet this parameter.

Table 11-23. Level II MR Transmitter Output Jitter Specifications

| Characteristics                      | Symbol | Conditions         | Min | Тур | Max  | Units |
|--------------------------------------|--------|--------------------|-----|-----|------|-------|
| Uncorrelated High Probability Jitter | T_UHPJ | Section 11.6.2.2.8 |     |     | 0.15 | UIpp  |
| Duty Cycle Distortion                | T_DCD  | Section 11.6.2.2.8 |     |     | 0.05 | UIpp  |
| Total Jitter                         | T_TJ   | Section 11.6.2.2.8 |     |     | 0.30 | UIpp  |
| Eye Mask                             | T_X1   | Section 11.6.2.2.8 |     |     | 0.15 | UI    |
| Eye Mask                             | T_X2   | Section 11.6.2.2.8 |     |     | 0.40 | UI    |
| Eye Mask                             | T_Y1   | Section 11.6.2.2.8 | 200 |     |      | mV    |
| Eye Mask                             | T_Y2   | Section 11.6.2.2.8 |     |     | 600  | mV    |

#### 11.6.2.1.1 Level II MR Transmitter Test Load

All transmitter characteristics should be implemented and measured to a differential impedance of  $100~\Omega \pm 1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate, unless otherwise noted.

#### 11.6.2.1.2 Level II MR Transmitter Baud Rate

The baud rates are 5 Gbaud and 6.25 Gbaud with a tolerance of  $\pm 100$  ppm.

## 11.6.2.1.3 Level II MR Transmitter Amplitude and Swing

Transmitter differential output amplitude shall be able to drive between 800 and 1200 mVppd, inclusive, either with or without any transmit emphasis. DC referenced logic levels are not defined since the receiver must have high common mode impedance at DC. However, absolute transmitter output voltage shall be between -0.1 V and 1.9 V, inclusive, with respect to local ground. See Figure 9-1 for an illustration of absolute transmitter output voltage limits and definition of differential peak-to-peak amplitude.

#### 11.6.2.1.4 Level II MR Transmitter Rise and Fall Times

The recommended minimum differential rise and fall time is 30 ps as measured between the 20% and 80% of the maximum measured levels; the maximum differential rise and fall times are defined by the Tx eye diagram (Figure 9-2 and Table 11-16). Shorter rise and falls may result in excessive high frequency components and increase EMI and cross talk.

#### 11.6.2.1.5 Level II MR Transmitter Differential Pair Skew

The timing skew at the output of a Level II MR transmitter between the two signals that comprise a differential pair shall not exceed 15 ps at 5.0 Gbaud and 6.25 Gbaud.

## 11.6.2.1.6 Level II MR Transmitter Output Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-15 for 5 Gbaud and 6.25 Gbaud long run transmitter parameters. Definitions for these parameters are in Figure 9-12.

**Table 11-24. Level II MR Transmitter Return Loss Parameters** 

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | T_Baud/2 | Hz     |
| f2        | R_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

#### 11.6.2.1.7 Level II MR Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 1000 ps for links of 4 lanes or less. Links with greater than 4 lanes must have lane-to-lane skew of less than 2 UI + 1000 ps. The transmitter lane-to-lane skew is only for the serdes Tx and does not include any effects of the channel.

#### 11.6.2.1.8 Level II MR Transmitter Short Circuit Current

The max DC current into or out of the transmitter pins when either shorted to each other or to ground shall be  $\pm 100$  mA when the device is fully powered up. From a hot swap point of view, the  $\pm 100$  mA limit is only valid after 10  $\mu$ s.

## 11.6.2.1.9 Level II MR Transmitter Template and Jitter

The transmitter shall satisfy both the near-end eye template and jitter requirements as given in Figure 9-2, Figure 9-3, and Table 11-16 either with or without any transmit emphasis.

The maximum near-end duty cycle distortion (T\_DCD) shall be less than 0.05 UIpp.

It should be noted that it is assumed the Uncorrelated High Probability Jitter component of the transmitter jitter is not Inter-symbol Interference (ISI). This is only assumed from a receiver point of view so that a receiver can't equalize it and does not in any way put any restrictions on the real transmitter HPJ.

| Characteristics                                 | Symbol  | Near-End Value | Units | Comments                       |
|-------------------------------------------------|---------|----------------|-------|--------------------------------|
| Eye Mask                                        | T_X1    | 0.15           | UI    |                                |
| Eye Mask                                        | T_X2    | 0.40           | UI    |                                |
| Eye Mask                                        | T_Y1    | 200            | mV    | For connection to short run Rx |
|                                                 |         | 400            |       | For connection to long run Rx  |
| Eye Mask                                        | T_Y2    | 375            | mV    | For connection to short run Rx |
|                                                 |         | 600            |       | For connection to long run Rx  |
| Uncorrelated Bounded High Probability<br>Jitter | T_UBHPJ | 0.15           | UIpp  |                                |
| Duty Cycle Distortion                           | T_DCD   | 0.05           | UIpp  |                                |
| Total Jitter                                    | T_TJ    | 0.30           | UIpp  |                                |

Table 11-25. Level II MR Near-End Template Intervals

#### 11.6.2.2 Level II MR Receiver Characteristics

The key receiver characteristics are summarized in Table 11-26 while the following sections fully detail all the requirements.

**Table 11-26. Level II MR Receiver Electrical Input Specifications** 

| Characteristic                                            | Symbol  | Condition                  | Min            | Тур  | Max            | Units |
|-----------------------------------------------------------|---------|----------------------------|----------------|------|----------------|-------|
| Rx Baud Rate (5 Gbaud)                                    | R_Baud  | Section 11.6.2.2.1         | 5.00<br>-0.01% | 5.00 | 5.00<br>+0.01% | Gbaud |
| Rx Baud Rate (6.25 Gbaud)                                 |         |                            | 6.25<br>-0.01% | 6.25 | 6.25<br>+0.01% | Gbaud |
| Absolute Input Voltage                                    | R_Vin   | Section 11.6.2.2.4         |                |      |                |       |
| Input Differential voltage                                | R_Vdiff | Section 11.6.2.2.3         |                |      | 1200           | mVppd |
| Differential Resistance                                   | R_Rdin  | Section 11.5.2.2.7         | 80             | 100  | 120            | Ω     |
| Bias Voltage Source Impedance (load type 1) <sup>1</sup>  | R_Zvtt  |                            |                |      | 30             | Ω     |
| Differential Input Return Loss<br>(100 MHz to 0.5*R_Baud) | R_SDD11 | Section 11.6.2.2.7         |                |      | -8             | dB    |
| Differential Input Return Loss<br>(0.5*R_Baud to R_Baud)) |         |                            |                |      |                |       |
| Common mode Input Return Loss (100 MHz to 0.5*R_Baud)     | R_SCC11 | Section 11.6.2.2.7         |                |      | -6             | dB    |
| Input Common Mode Voltage                                 | R_Vfcm  | Load Type 0 <sup>2</sup>   | 0              |      | 1800           | mV    |
|                                                           |         | Load Type 1 <sup>1,3</sup> | 595            |      | R_Vtt - 60     | mV    |
| Wander divider (in Figure 9-8 & Figure 9-9)               | n       |                            |                | 10   |                |       |

#### NOTES:

- 1. DC Coupling compliance is optional (Load Type 1). Only receivers that support DC coupling are required to meet this parameter.
- 2. Load Type 0 with min T\_Vdiff, AC-Coupling or floating load. For floating load, input resistance must be  $\geq 1 \text{ k}\Omega$
- 3. For Load Type 1: T\_Vtt & R\_Vtt = 1.2 V + 5%/-8%.

#### 11.6.2.2.1 Level II MR Receiver Input Baud Rate

All devices shall work at 5 Gbaud, 6.25 Gbaud or both baud rates with the baud rate tolerance as per Section 9.5.12, "Baud Rate Tolerance".

#### 11.6.2.2.2 Level II MR Receiver Reference Input Signals

Reference input signals to the receiver have the characteristics determined by the compliant transmitter. The reference input signal must satisfy the transmitter near-end template and jitter given in Figure 9-2, Figure 9-3, and Table 11-16, as well as the far-end eye jitter given in Table 11-20, with the differential load impedance of  $100~\Omega\pm1\%$  at DC with a return loss of better than 20 dB from baud rate divided by 1667 to 1.5 times the baud rate. Note that the input signal might not meet either of these requirements when the actual receiver replaces this load.

## 11.6.2.2.3 Level II MR Receiver Input Signal Amplitude

The receiver shall accept differential input signal amplitudes produced by compliant transmitters connected without attenuation to the receiver. This may be larger than the 1200 mVppd maximum of the transmitter due to output/input impedances and reflections.

The minimum input amplitude is defined by the far-end transmitter template, the actual receiver input impedance, and the loss of the actual PCB. Note that the far-end transmitter template is defined using a well controlled load impedance, however the real receiver is not, which can leave the receiver input signal smaller than expected.

## 11.6.2.2.4 Level II MR Receiver Absolute Input Voltage

The absolute voltage levels with respect to the receiver ground at the input of the receiver are dependent on the transmitter implementation and the inter-ground difference.

The voltage levels at the input of an AC coupled receiver (if the effective AC coupling is done within the receiver) or at the Tx side of the external AC coupling cap (if AC coupling is done externally) shall be between -0.15 V and 1.95 V, inclusive, with respect to local ground.

## 11.6.2.2.5 Level II MR Receiver Input Common Mode Impedance

The input common mode impedance (R\_Zvtt) at the input of the receiver is dependent on whether the receiver is AC or DC coupled. The value of R\_Zvtt as measured at the input of an AC coupled receiver is undefined. The value of R\_Zvtt as measured at the input of a DC coupled receiver is defined as per Table 11-17.

If AC coupling is used it is to be considered part of the receiver for the purposes of this specification unless explicitly stated otherwise. It should be noted that various methods for AC coupling are allowed (for example, internal to the chip or done externally). See Section 9.5.13, "Termination and DC Blocking" for more information.

#### 11.6.2.2.6 Level II MR Receiver Input Lane-to-Lane Skew

Lane-to-lane skew at the input to the receiver shall not exceed 70 UI peak. See Section 9.5.9, "Receiver Input Lane-to-Lane Skew".

## 11.6.2.2.7 Level II MR Receiver Input Resistance and Return Loss

Refer to Section 9.5.11, "Differential Resistance and Return Loss, Transmitter and Receiver" for the reference model for return loss. See Table 11-27 for 5 Gbaud and 6.25 Gbaud short run receiver parameters. Definitions for these parameters are in Figure 9-12.

**Table 11-27. Level II MR Input Return Loss Parameters** 

| Parameter | Value    | Units  |
|-----------|----------|--------|
| A0        | -8       | dB     |
| f0        | 100      | MHz    |
| f1        | R_Baud/2 | Hz     |
| f2        | R_Baud   | Hz     |
| Slope     | 16.6     | dB/dec |

#### 11.6.2.2.8 Level II MR Receiver Jitter Tolerance

As per Section 11.5.1.3, "Level II LR Receiver Inter-operability", the receiver shall tolerate at least the far-end jitter requirements as given in Table 11-12 in combination with any compliant channel, as per Section 11.5.1.1, "Level II LR Channel Compliance", with an additional SJ with any frequency and amplitude defined by the mask of Figure 9-8 where the minimum and maximum total wander amplitude are 0.05 UIpp and 5 UIpp respectively. This additional SJ component is intended to ensure margin for wander, hence is over and above any high frequency jitter from Table 11-12.

## 11.6.3 Level II MR Link and Jitter Budgets

The primarily intended application is as a point-to-point interface of up to approximately 60 cm and up to two connector between integrated circuits using controlled impedance traces on low-cost printed circuit boards (PCBs). Informative loss and jitter budgets are presented in Table 11-19 to demonstrate the feasibility of legacy FR-4 epoxy PCB's. The jitter budget is given in Table 11-20. The performance of an actual transceiver interconnect is highly dependent on the implementation.

| Description                   | Loss (dB) | Differential<br>Skew (ps) | Bounded High<br>Probability<br>(UIpp) | TJ (UIpp) |  |
|-------------------------------|-----------|---------------------------|---------------------------------------|-----------|--|
| Transmitter                   | 0         | 15                        | 0.15                                  | 0.30      |  |
| Interconnect (with Connector) | 15.9      | 25                        | 0.35                                  | 0.513     |  |
| Other                         | 4.5       |                           | 0.10                                  | 0.262     |  |
| Total                         | 20.4      | 40                        | 0.60                                  | 0.875     |  |

Table 11-29. Level II MR High Frequency Jitter Budget

| CEI-6G-LR         | Uncorrelated Jitter   |                     | Correlated Jitter   |                                | Total Jitter |            |                                |       |           |           |
|-------------------|-----------------------|---------------------|---------------------|--------------------------------|--------------|------------|--------------------------------|-------|-----------|-----------|
|                   | Unbounded<br>Gaussian | High<br>Probability | Bounded<br>Gaussian | Bounded<br>High<br>Probability | Gaussian     | Sinusoidal | Bounded<br>High<br>Probability | Total | Amplitude |           |
| Abbreviation      | UUGJ                  | UHPJ                | CBGJ                | СВНРЈ                          | GJ           | SJ         | HPJ                            | TJ    | k         |           |
| Units             | UIpp                  | UIpp                | UIpp                | UIpp                           | UIpp         | UIpp       | UIpp                           | UIpp  |           | mVppd     |
| Transmitter       | 0.150                 | 0.150               |                     |                                | 0.150        |            | 0.150                          | 0.300 |           | 800.0     |
| Channel           |                       |                     | 0.230               | 0.525                          |              |            |                                |       |           |           |
| Receiver Input    | 0.150                 | 0.150               | 0.230               | 0.525                          | 0.275        |            | 0.675                          | 0.950 | 0.00      | $0.0^{2}$ |
| Equalizer         |                       |                     |                     | -0.350 <sup>1</sup>            |              |            |                                |       |           |           |
| Post Equalization | 0.150                 | 0.150               | 0.230               | 0.175                          | 0.275        |            | 0.325                          | 0.60  | 0.20      | 100.0     |
| DFE Penalties     |                       |                     |                     | 0.100                          |              |            |                                |       | -0.08     | -45.0     |
| Clock + Sampler   | 0.150                 | 0.100               |                     | 0.100                          |              |            |                                |       |           | -45.0     |
| Budget            | 0.212                 | 0.250               | 0.230               | 0.375                          | 0.313        | 0.050      | 0.625                          | 0.988 | 0.06      | 10.0      |

#### NOTES:

- 1. Due to receiver equalization, it reduces the ISI as seen inside the receiver. Thus this number is negative.
- 2. It is assumed that the eye is closed at the receiver, hence receiver equalization is required as indicated below.

## 11.6.4 Level II MR StatEye.org Template

```
% example template for setting up a standard, i.e. equalizer
% jitter and return loss
param.version = [param.version '_v1.0'];
% these are internal variables and should not be changed
                             = 0.01;
param.scanResolution
                             = 0.0005;
param.binsize
param.points
                             = 2^13;
% set the transmitter and baud rate. The tx filter has two
% parameters defined for the corner frequency of the poles
param.bps
                             = 6.25e9;
param.bitResolution
                             = 1/(4*param.bps);
param.txFilter
                             = 'twopole';
param.txFilterParam
                             = [0.75 \ 0.75];
% set the return loss up. The return loss can be turned off
% using the appropriate option
param.returnLoss
                             = 'on';
param.cpad
                             = 1.0;
% set the transmitter emphasis up. Some example setting are
% included which can be uncommented
% single tap emphasis
                             = [];
param.txpre
param.signal
                             = 1.0;
param.txpost
                             = [-0.1];
param.vstart
                             = [-0.3 - 0.3];
                             = [+0.0 +0.0];
param.vend
                             = [0.1 \ 0.05 \ 0.025];
param.vstep
% set the de-emphasis of 4-point transmit pulse
```

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

```
% the de-emphasis run if param.txpre = [] and param.txpost = []
param.txdeemphasis = [1 1 1 1];
                                   % de-emphasis is off
% set the data coding changing the transmit pulse spectrum
% the coding run if param.txpre = [] and param.txpost = []
param.datacoding = 1;
                       % the coding is off
% set PAM amplitude and rate
param.PAM = 2;
                      % PAM is switched off
% the rxsample point does not need to be changed as it is
% automatically adjusted by the optimization scripts.
% The number of DFE taps should be set, however, the initial
% conditions are irrelevant.
                             = -0.1;
param.rxsample
% no DFE
                             = [];
param.dfe
% The CTE shall be controlled.
param.cte = 1; % CTE setting "0" = off; "1" = on;
param.ctethresh = 3; % max gain;
% sampling jitter in HPJpp and GJrms is defined here
                             = 0.15;
param.txdj
param.txrj
                             = 0.15/(2*7.94);
% the following options are not yet implemented and should
% not be changed
param.user
                             = [0.0];
param.useuser
                             = 'no';
                             = '';
param.usesymbol
                             = 1.0;
param.xtAmp
```

## 11.7 Level II Measurement and Test Requirements

All methodology described in this section is only relevant for verification of low level CDR functionality, and does not cover any required tests for protocol compliance, e.g. deskew. The methodology is based on the assumption that either an integrated BERT is present in the DUT or a loop or functionality for the attachment of external equipment.

## 11.7.1 High Frequency Transmit Jitter Measurement

The following section describes various methods for measuring high frequency jitter, which depending upon the baud rate can be applied for various levels of accuracy.

## 11.7.1.1 BERT Implementation

Referring to Figure 11-4, this section describes test methodology based on bathtub extraction, which relies on equipment being available for the given baud rate.



Figure 11-4. BERT with Golden PLL

• This same methodology can be used by equalized transmitters by initially turning the equalization off, or by performing the measurement at the end of a golden channel.

- The transmitter under test shall transmit the specified data pattern, while all other signals are active.
  - The other channels can transmit the same pattern if they have at least a 16 bit offset with the channel under test.
  - All links within a device under test to be active in both transmit and receive directions, and receive links are to use asynchronous clocks with respect to transmit links to maximum allowed ppm offset as specified in the protocol specifications.
- The data should be differentially analyzed using an external differential amp or differential input BERT and golden PLL.
  - Use of single ended signals will give an inaccurate measurement and should not be used.
  - The use of a balun will most likely degrade the signal integrity and is only recommended for 3 Gbaud signalling when the balun is linear with a return loss of better than -15 dB until three times the baud rate.
- Inherent bandwidth of clock reference inputs of the BERT should be verified, e.g. in the case of parBERTs. Additional bandwidth limitation of the BERT will lead to inaccurate results.
- The use of a golden PLL is required to eliminate inherent clock content (Wander) in transmitted data signals for long measurement periods.
  - The golden PLL should have at maximum a bandwidth of baud rate over 1667, with a maximum of 20 dB/dec rolloff, until at least baud rate over 16.67, with no peaking around the corner frequency.
- The output jitter for the DUT is not defined as the contributed jitter from the DUT but as the total output jitter including the contributions from the reference clock. To this end, the reference clock of the DUT should be verified to have a performance similar to the real application.
- A confidence level of three sigma should be guaranteed in the measurement of BER for the Bathtub as per Annex B.2, "Confidence Level of Errors Measurement". 1
- The High Probability and Gaussian Jitter components should be extracted from the bathtub measurement using the methodology defined in Section 9.7.4.6, "BathTub Curves".
- If not defined the maximum Gaussian jitter is equal to the maximum total jitter minus the actual High Probability jitter.

522 RapidIO.org

.

<sup>&</sup>lt;sup>1</sup>It is assumed due to the magnitude of jitter present at the transmitter that the left and right hand parts of the bathtub are independent to each other

## 11.7.1.2 Spectrum Analyzer and Oscilloscope Methodology

## 11.7.1.2.1 Band Limited<sup>1</sup> Unbounded Gaussian Noise

Referring to Figure 11-5, blandishment or high frequency Gaussian noise can be measured at the transmitter of the DUT accurately using a high frequency 101010 pattern and measuring the spectral power<sup>2</sup>. In Figure 11-5 the clock reference is such that its power noise represents the typical power noise of the reference in the system.



Figure 11-5. Spectral Measurement Setup

The spectral power is calculating by integrating over the frequency band of interest and converting into time jitter.

$$\tau_{\rm rms} = \frac{1}{2\pi} \sqrt{2 \cdot \int_{f_1/100}^{100f_2} \left| \frac{1/f_1 \cdot j \cdot f}{(1+j \cdot f/f_1)(1+j \cdot f/f_2)} \right| \cdot 10^{\frac{P(f)}{10}}}$$

where

 $\tau_{rms}$  is the time jitter

P(f) is the measured spectral power for 1 Hz Bandwidth

It should be noted that the measured Gaussian noise for a driver can usually be considered equivalent to that derived from a full bathtub jitter distribution.

#### 11.7.1.2.2 Band Limited 60 Second Total Jitter Measurements

In certain CEI-11G-SR applications total jitter measurements of 60 seconds are required. The Gaussian Jitter, as measured above, should be multiplied by a Q of 6.96<sup>3</sup>. If spurs are present in the spectrum then these must be converted to time jitter

<sup>&</sup>lt;sup>1</sup>Normal CEI application will integrate from the defined ideal CDR bandwidth to infinity, while some CEI-11G-SR application will integrate over a specific band

<sup>&</sup>lt;sup>2</sup>The spectral power should be measured using averaging

<sup>&</sup>lt;sup>3</sup>Traditional measurements are performed for 60 seconds using a demodulator and performing a real time peak to peak measurement of the jitter. Given this, the number of bits transmitter across the link in 60 seconds is calculated and the associated three sigma confidence level, peak to peak multiplication factor, Q, for the random jitter.

separately using an inverse of the Bessel function as per Figure 11-6, which describes the power spectrum for a given phase modulated signal

where

 $F(P_n)$  is the inverse spectral SSB power to time modulation (below)

$$\tau_{pkpk} = 2Q\tau_{rms} + \sum_{n} F(P_n)$$

 $P_n$  is the relative SSB power of a spur.



Figure 11-6. Single Side Band Relative Power Spectrum for Phase Modulated Signal

## 11.7.1.2.3 Uncorrelated High Probability Jitter

After measuring the Gaussian Jitter, as above, an oscilloscope measurement, as per Section 11.7.4.6, "Eye Mask Measurement Setup", of the peak to peak jitter should be performed using a 101010 pattern.

The Uncorrelated High Probability Jitter is then calculated by removing the accumulated Unbounded Gaussian jitter

$$\tau_{UBHJ} = \tau_{pkpk} - 2Q\tau_{rms}$$

using a Q calculated for a 3 sigma confidence level<sup>1</sup> as per Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes".

## 11.7.1.2.4 Total High Probability Jitter

After measuring the Unbounded Gaussian Jitter, as above, an oscilloscope measurement, as per Section 11.7.4.6, "Eye Mask Measurement Setup", of the peak to peak jitter should be performed using the standard pattern e.g. PRBS31.

The Total High Probability Jitter is then calculated by removing the accumulated Gaussian jitter.

$$\tau_{HPJ} = \tau_{pkpk} - 2Q\tau_{rms}$$

using a Q calculated for a 3 sigma confidence level<sup>2</sup> as per Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes".

## 11.7.2 Total Transmit Wander Measurement

This section describes the total transmit wander of a simple non-equalized transmitter as depicted in Figure 11-7 below.



Figure 11-7. Transmit Wander Lab Setup

- The transmitter under test shall transmit the specified data pattern while all other signals are active.
  - The other channels can transmit the same pattern if they have at least a 16 bit offset with the channel under test.

<sup>&</sup>lt;sup>1</sup>It is recommended that enough samples on the oscilloscope should be made such that Q>4

<sup>&</sup>lt;sup>2</sup>It is recommended that enough samples on the oscilloscope should be made such that Q>4

- All lanes to be active in both transmit and receive directions, and opposite ends
  of the link, i.e. transmit to receiver, are to use asynchronous clocks to maximum
  allowed ppm offset as specified in the protocol specifications.
- The transmitter can be tested single ended as high frequency jitter components are filtered by the golden PLL.
- Temperature and supply voltage should be cycled with a rate slower than baud rate over 166700 Hz during test to exercise any delay components in the DUT.
- The inherent clock wander in signal shall be extracted using golden PLL and divided by the 1/n block, such as to limit the measured wander to 1 UI at the divided frequency, and thus allowing it to be measured on an oscilloscope.
  - The golden PLL should have at a minimum bandwidth of baud rate over 1667, with a maximum of 20 dB/dec rolloff, until at least baud rate over 16.67, and is suggested to have no peaking around the corner frequency.
- The peak to peak total wander of the extracted clock should be measured using a scope triggered by the reference clock. The measured peak to peak wander should be verified to be bounded by repeating the measurement for ever increasing periods of time until the measurement is constant.

#### 11.7.3 Relative Transmit Wander Measurement

This section describes specifically for SxI-5 interfaces, where limitations are defined in terms of relative wander between data lanes and clocks, whose relative wander can be measured as depicted below.



Figure 11-8. Relative Wander Lab Setup

- The transmitter under test shall transmit the specified data pattern while all other signals are active.
  - The other channels can transmit the same pattern if they have at least a 16 bit

- offset with the channel under test.
- All lanes to be active in both transmit and receive directions, and opposite ends
  of the link, i.e. transmit to receiver, are to use asynchronous clocks to maximum
  allowed ppm. offset as specified in the protocol specifications.
- The transmitters can be tested single ended as high frequency jitter components are filtered by the golden PLL.
- Temperature and supply voltage should be cycled with a rate slower than baud rate over 166700 Hz during test to exercise any delay components in the DUT.
- The inherent clock wander in each signal shall be extracted using golden PLL and divided by the 1/n block, such as to limit the measured wander to 1 UI at the divided frequency, and thus allowing it to be measured on an oscilloscope.
- The golden PLL should have at a minimum bandwidth of baud rate over 1667, with a maximum of 20 dB/dec rolloff, until at least baud rate over 16.67, and is suggested to have no peaking around the corner frequency.
- The peak to peak relative wander between the extracted clocks should be measured using a scope triggered by one of the extracted clocks. The measured peak to peak wander should be verified to be bounded by repeating the measurement for ever increasing periods of time until the measurement is constant.

#### 11.7.4 Jitter Tolerance

## 11.7.4.1 Jitter Tolerance with Relative Wander Lab Setup

The following section describes the required jitter tolerance methodology for devices where Relative Wander is applicable, e.g. SxI.5, and where no receive equalization is implemented.



Figure 11-9. Jitter Tolerance with Relative Wander Lab Setup

#### 11.7.4.1.1 General

The transmitter under test shall transmit the specified data pattern while all other signals are active.

- The other channels can transmit the same pattern if they have at least a 16 bit offset with the channel under test.
- All lanes to be active in both transmit and receive directions, and opposite ends
  of the link, i.e. transmit to receiver, are to use asynchronous clocks to maximum
  allowed ppm offset as specified in the protocol specifications.
- The DUT shall be tested using an internal BERT or loop to have the defined BER performance.
- The confidence level of the BER measurement should be at least three sigma as per Annex B.2, "Confidence Level of Errors Measurement".

## 11.7.4.1.2 Synchronization

- All lanes are to be active in both transmit and receive directions.
- All reference clocks should have the maximum offset frequency, with respect to each other, as defined in the CEI IA.

#### 11.7.4.1.3 Jitter

- The applied calibrated test signal shall have applied a calibrated amount of HF, GJ, and HPJ.
- The jitter control signal for generating High Probability Jitter should be filtered using at least a first order low pass filter with a corner frequency between 1/20 1/10 of the baud rate of the PRBS generator to ensure that high frequency components are removed. The distribution of the jitter after the filter must be reasonably even, symmetrical, and large spikes should be avoided. The order of the PRBS polynomial may be between 7 and 11, inclusive, to allow flexibility in meeting this objective. The rate of the PRBS generator should be between 1/10 1/3 of the data rate of the DUT, and their rates must be not harmonically related. The upper -3 dB frequency of the filtered HPJ should be at least 1/100 of the data rate of the DUT to represent transmitter jitter that is above the tracking frequencies of the DUT's CDR. Calibration of HPJ must be done with a golden PLL in place. Once these objectives are achieved, there is no need to vary these settings; any combination of settings that meets all the objectives is satisfactory.
- The jitter control signal for generating Unbounded Gaussian Jitter shall be filtered as per Figure 9-10 using the "Jitter Control Signal Filter". However, the upper frequency of the Gaussian Jitter spectrum will be, acceptably, limited by the bandwidth of the voltage controlled delay line. The crest factor of the white noise generator should be better than 18 dB.
- The calibrated test signal shall have a calibrated amount of Total Wander and Relative Wander as compared to the used clock by using the Common SJ Wander and Antiphase SJ Sources with 1% frequency offsets (note the use of the inverted input to the uppermost delay line) as per Section 9.7.2, "Total Wander vs. Relative Wander".
- The amplitude of the Total Wander and Relative Wander is defined by the sinusoidal masks defined in Section 9.4.5, "Total Wander Mask" and Section 9.4.6, "Relative Wander Mask" with the specified amplitudes from the CEI IA.
- Wander should be applied
  - from a frequency equivalent to 1 UI of Total Jitter up to 20 MHz modulation frequency.
  - at a maximum of 2 MHz frequency steps above the corner frequency.
  - at a maximum of 200 kHz frequency steps below the corner frequency.

#### 11.7.4.1.4 Amplitude

- The calibrated data signals should be filtered using single pole low pass filter with a corner frequency of 0.7 times the baud rate to define the edge rate.
- The amplitude of the signal should be adjusted such that it just passes the defined receiver data eye sensitivity.

• For testing of DC coupled receivers either a pattern generator capable of generating differential signals and setting the common mode should be used, or a combined AC coupled signal together with a biased-T. Using this setup the common mode should be varied between the defined maximum and minimum.

## 11.7.4.2 Jitter Tolerance with no Relative Wander Lab Setup

The following section describes the required jitter tolerance methodology for devices where Relative Wander is not applicable and no receive equalization is implemented.



Figure 11-10. Jitter Tolerance with no Relative Wander

Referring to Figure 11-10, the DUT shall be tested as per the description in Section 11.7.4.1, "Jitter Tolerance with Relative Wander Lab Setup", omitting any requirements relating to relative wander and where only Total Wander is applied via the SJ Source shown.

#### 11.7.4.3 Jitter Tolerance with Defined ISI and no Relative Wander

The following section describes the required jitter tolerance methodology for devices where Relative Wander is not applicable, e.g. SxI.5, and where receive equalization is implemented and the performance of the equalization must be verified.

S30 RapidIO.org



Figure 11-11. Jitter Tolerance with Defined ISI

Referring to Figure 11-11, the DUT shall be tested as per the description in Section 11.7.4.1, "Jitter Tolerance with Relative Wander Lab Setup", omitting any requirements relating to relative wander, and additionally:

- The transmit jitter and amplitude shall be initially calibrated as per Section 11.7.1, "High Frequency Transmit Jitter Measurement" at the output of the delay line.
- A compliance channel shall be added.
- The defined amount of uncorrelated additive noise shall be applied via a sinusoidal source differentially to the signal. The frequency used shall be between 100 MHz and the lesser of 1/4 the data rate and 2 GHz. There is no need to sweep the frequency.

#### 11.7.4.4 Jitter Transfer

This section describes how jitter transfer relevant interfaces can be tested for compliance:

- The BERT shall generate a data pattern as defined by the CEI IA.
- The jitter present before the delay line should be minimized so as to maximize any transfer bandwidth function of the DUT.
- A sinusoidal jitter should be applied following the same defined SJ mask as used for jitter tolerance and with the same resolution as described in Section 11.7.4, "Jitter Tolerance".

The peak to peak jitter for a 60 second period measured on the scope should be compared before and after the application of the sinusoidal jitter. The ratio of the difference to the jitter applied is then defined as the jitter transfer function.



Figure 11-12. Jitter Transfer Lab Setup

## 11.7.4.5 Network Analysis Measurement

To enable accurate analysis of a channel the following methodology should be followed for the measurement and calculation of the effective channel transfer function.



Figure 11-13. S-parameter Port Definitions

S32 RapidIO.org

- Figure 11-13 shows an overview of the termination and port definitions typically used when measuring the forward channel and NEXT/FEXT crosstalk aggressors.
- The intermediate frequency (IF) bandwidth should be set to a maximum of 300 Hz with 100 Hz preferred. The launch power shall be specified to the highest available leveled output power not to exceed 0 dBm.
- Either direct differential measurements of the channel S21 and S11 should be performed or multiple single ended measurements from which the differential modes can be calculated. <sup>1</sup>
- Linear frequency steps of the measurements shall be no larger than 12.5 MHz.
- A frequency range from no higher than 100 MHz to no lower than three times the fundamental frequency should be measured.
- Extrapolation towards DC should be performed linearly on magnitude part with the phase being extrapolated to zero at DC, i.e. only a real part is present at DC.
- The channel response of the channel should be calculated by cascading the complete 4 port S-parameter matrix with a worst case transmitter and receiver. The transmitter/receiver should be described as a parallel R and C, where R is the defined maximum allowed DC resistance of the interface and C is increased until the defined maximum Return Loss at the defined frequency is reached.
- Any defined effective transmit or receiver filters should also be cascaded with the channel response.
- The time resolution should be increased by resampling the impulse response in the time domain.
- If required, interpolation of the frequency domain should be performed on the magnitude and unwrapped phase components of the channel response

$$Tr(\omega) = \begin{bmatrix} 1 & 1 \\ 1 & Tx_{22}(\omega) \end{bmatrix} \otimes \begin{bmatrix} S_{11}(\omega) & S_{21}(\omega) \\ S_{12}(\omega) & S_{22}(\omega) \end{bmatrix} \otimes \begin{bmatrix} Rx_{11}(\omega) & 1 \\ 1 & 1 \end{bmatrix}$$

where

 $S_{m,n}$  is the measured 4 port differential data of the channel

 $Tx_{22}$  is the transmitter return loss

 $Rx_{11}$  is the receiver return loss

 $Tr(\omega)$  is the receiver return loss.

Converting the original frequency range to time domain, we obtain

<sup>&</sup>lt;sup>1</sup>Special care must be taken when performing multiple single ended measurements if the system is tightly coupled

$$i(t_m) = ifft(Tr(\omega))$$
 where 
$$\omega = [-\frac{3}{4}f_{baud}, \frac{3}{4}f_{baud}]$$

## 11.7.4.6 Eye Mask Measurement Setup

The measurement of an eye mask is defined by the various CEI IAs in terms of a polygon for the probability of the required Bit Error Rate. This polygon may have to be altered given that the sample population of the scope is limited and must be adjusted as per Annex B.3, "Eye Mask Adjustment for Sampling Oscilloscopes". For the measurement of the signal the laboratory setup shown in Figure 11-14 should be used, including the recommendations list in Section 11.7.1, "High Frequency Transmit Jitter Measurement".



Figure 11-14. Mask Measurement with Golden PLL

S34 RapidIO.org

## Chapter 12 Electrical Specification for 10.3125 and 12.5 Gbaud LP-Serial Links

This chapter details the requirements for Level III RapidIO LP-Serial short and long-reach electrical interfaces of nominal baud rates of 10.3125 and 12.5 Gbaud using NRZ coding (hence 1 bit per symbol at the electrical level). A compliant device must meet all of the requirements listed below. The electrical interface is based on a high speed low voltage logic with a nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signaling is unidirectional.

## 12.1 References

- 1. IEEE Standard 802.3-2008. "IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications", IEEE Std. 802.3-2008, December 26, 2008.
- 2. IEEE Standard 802.3ba-2010. "IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications. Amendment 4: Media Access Control Parameters, Phhysical Layers, and Management Parameters for 40 Gb/s and 100 Gb/s Operation", IEEE Std. 802.3ba-2010, June 22, 2010.

## 12.2 Level III Application Requirements

## 12.2.1 Common to Level III Short-reach and Long-reach

The following are application requirements common to short-reach and long-reach Level III links at 10.3125 and 12.5 Gbaud:

- The electrical specifications shall support lane width options of 1x, 2x, 4x, 8x and 16x.
- A compliant device must implement AC coupling.

- A compliant device may implement any subset of baud rates contained in this chapter.
- A compliant device may implement either a short-reach transmitter, a long-reach transmitter, or both, at each of the baud rates that it supports.
- A compliant device may implement either a short-reach receiver or a long-reach receiver at each of the baud rates that it supports.
- The clock frequency tolerance requirement for transmit and receive are ±100 ppm. The worst case frequency differences between any transmit and receive clock is 200 ppm.
- The Bit Error Ratio (BER) shall be better than  $10^{-15}$  per lane but the test requirements will be to verify  $10^{-12}$  per lane.
- Transmitters and receivers used on short and long-reach links shall inter-operate for path lengths up to 20 cm.
- Transmitters and receivers used on long-reach links shall inter-operate for path lengths up to 100 cm.
- The transmitter pins shall be capable of surviving short circuit either to each other, to supply voltages, and to ground.
- Transmitters and receivers shall be capable of supporting hot swap (uncontrolled extraction and insertion) and hot plug (controlled extraction and insertion)

## 12.2.2 Application Requirements for Level III Short-reach

• The short-reach interface shall be capable of spanning at least 20 cm of PCB material with up to a single connector.

## 12.2.3 Application Requirements for Level III Long-reach

- The long-reach interface shall be capable of spanning at least 100 cm of PCB material with up to two connectors at 10.3125 Gbaud.
- An AC coupled long-reach receiver shall be inter-operable with an AC coupled short-reach transmitter
- An AC coupled long-reach transmitter shall be inter-operable with an AC coupled short-reach receiver provided that the signal swing values are lowered. This implies that the signal swing is configurable.
- The long-reach PHY may use techniques such as increased signal swing, linear equalization, and Decision Feedback Equalizer, designed to accommodate longer run backplane applications, where the receiver eye may be closed.
- A long-reach transmitter and receiver is intended to accommodate 'legacy' long-reach RapidIO 1.3 backplanes of at least 60 cm with up to two connectors that can operate at data rates up to 10.3125 Gbaud.

## 12.3 Equalization

At the high baud rates used by Level III LP-Serial links, the signals transmitted over a link are degraded by losses and characteristic impedance discontinuities in the interconnect media. The losses increase with increasing baud rate and interconnect media length and cause signal attenuation and inter-symbol interference that degrade the opening of the eye pattern at both the receiver input and the data decoder decision point. Depending on the baud rate and interconnect length, the degradation can be greater than that allowed by the specification.

The signal degradation can be partially negated by the use of equalization in the transmitter and/or receiver. Equalization in the transmitter can improve the eye pattern at both the receiver input and the data decoder decision point. Equalization in the receiver can only improve the eye pattern at the data decoder decision point. Some degree of equalization is required by most Level III interconnects.

## 12.3.1 Receiver

Adaptive equalization in the receiver and the algorithms for training that equalization are entirely within the receiver. The configurations, characteristics and adjustment algorithms for equalization in the receiver are implementation specific and outside the scope of this specification.

## 12.3.2 Transmitter

Adaptive equalization in the transmitter shall be controlled by the connected receiver.

## 12.4 Level III Electrical Specification

Two sets of electrical specifications are specified for 10.3125 and 12.5 Gbaud, a short-reach set and a long-reach set. The transmitters and receivers of an LP-Serial port operating at a nominal baud rate of 10.3125 or 12.5 Gbaud shall comply with at least one of these sets of specifications.

## 12.4.1 Level III Short-reach

The electrical specifications for the short-reach 10.3125 and 12.5 Gbaud PHY shall be the same as those specified in Annex 83A.3 of the IEEE Standard 802.3ba-2010[2] for XLAUI/CAUI. The specifications for the short-reach channel shall be the same as those specified in Annex 83A.4 of the IEEE Standard 802.3ba-2010[2] for a single XLAUI/CAUI lane.

## 12.4.2 Level III Long-reach

The electrical specifications for the long-reach 10.3125 and 12.5 Gbaud PHY shall be the same as those specified in Clauses 72.6.1 and 72.7.1 through 72.9.5 of the IEEE Standard 802.3-2008[1] (Part 5). The specifications for the long-reach channel shall be the same as those specified for the 10GBASE-KR channel in Annex 69A of the IEEE Standard 802.3-2008[1] (Part 5).

#### 12.4.3 Level III Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 2\*67 UI + 1000 ps. The transmitter lane-to-lane skew is only for the SerDes Tx and does not include any effects of the channel.

## 12.4.4 Receiver Input Lane-to-Lane Skew

The maximum amount of lane-to-lane skew at the input pins of the receiver is determined by the ability of the receiver to resolve the difference between two successive Status/Control columns. Since the minimum number of non-Status/Control columns between Status/Control columns is 16, the maximum lane skew that can be unambiguously corrected is the time it takes to transmit 7 codewords per lane. Therefore, the maximum lane-to-lane skew at the input pins of a receiver is calculated as follows:

## (7 codewords) x (67 bits/codeword) x (1 UI/bit) x (ns/UI)

It is important to note that the total lane-to-lane skew specification includes the skew caused by the transmitter's PCS and PMA (SerDes), the channel, the receiver's PCS and PMA (SerDes), and any logic that is needed to create the aligned column of Status/Control at the receiving device.

## 12.4.5 Electrical IDLE

When a Level III transmitter is disabled due to the deassertion of the drvr\_oe[k] signal, the transmitter shall output a constant output level with no transitions. It is also recommended that the transmitter outputs should meet the requirements for 'Differential peak-to-peak output voltage (max.) with TX disabled' as specified in Table 72-6 of IEEE 802.3-2008 [1] (Part 5).

# Chapter 13 Electrical Specification for 25 Gbaud LP-Serial Links

This chapter details the requirements for Level IV RapidIO LP-Serial short and long-reach electrical interfaces of nominal band rates of 25.78125 Gband using NRZ coding (hence 1 bit per symbol at the electrical level). A compliant device must meet all of the requirements listed below. The electrical interface is based on a high speed low voltage logic with a nominal differential impedance of  $100 \Omega$ . Connections are point-to-point balanced differential pair and signaling is unidirectional.

## 13.1 References

- IEEE Standard 802.3-2012. "IEEE Standard for Information technology-Telecommunications and information exchange between systems-Local and metropolitan area networks-Specific requirements - Section 6: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications", IEEE Std. 802.3-2012, December 28, 2012.
- 2. IEEE Standard IEEE Std 802.3bj<sup>TM</sup>-2014 Amendment to IEEE Std 802.3<sup>TM</sup>-2012 as amended by IEEE Std 802.3bk<sup>TM</sup>-2013. "IEEE Standard for Information technology-Amendment 2: Physical Layer Specifications and Management Parameters for 100 Gb/s Operation Over Backplanes and Copper Cables", June 12, 2014.
- 3. IEEE Standard IEEE Std 802.3bm<sup>TM</sup>-2015 Amendment to IEEE Std 802.3<sup>TM</sup>-2012 as amended by IEEE Std 802.3bk<sup>TM</sup>-2013 and IEEE Std 802.3bj<sup>TM</sup>-2014 "Amendment 3: Physical Layer Specifications and Management Parameters for 40 Gb/s and 100 Gb/s Operation over Fiber Optic Cables", February 16, 2015.

## **13.2 Level IV Application Requirements**

## 13.2.1 Common to Level IV Short-reach and Long-reach

The following are application requirements common to short-reach and long-reach Level IV links at 25Gbaud:

• The electrical specifications shall support lane width options of 1x, 2x, 4x, 8x and 16x.

- A compliant device must implement AC coupling.
- A compliant device may implement any subset of baud rates contained in this chapter.
- A compliant device may implement either a short-reach transmitter, a long-reach transmitter, or both, at each of the baud rates that it supports.
- A compliant device may implement either a short-reach receiver or a long-reach receiver at each of the baud rates that it supports.
- The clock frequency tolerance requirement for transmit and receive are ±100 ppm. The worst case frequency differences between any transmit and receive clock is 200 ppm.
- The Bit Error Ratio (BER) shall be better than  $10^{-15}$  per lane but the test requirements will be to verify  $10^{-12}$  per lane.
- Transmitters and receivers used on short and long-reach links shall inter-operate for path lengths up to 20 cm.
- Transmitters and receivers used on long-reach links shall inter-operate for path lengths up to 100 cm.
- The transmitter pins shall be capable of surviving short circuit either to each other, to supply voltages, and to ground.
- Transmitters and receivers shall be capable of supporting hot swap (uncontrolled extraction and insertion) and hot plug (controlled extraction and insertion)

## 13.2.2 Application Requirements for Level IV Short-reach

• The short-reach interface shall be capable of spanning at least 20 cm of PCB material with up to a single connector.

## 13.2.3 Application Requirements for Level IV Long-reach

- The long-reach interface shall be capable of spanning at least 100 cm of PCB material with up to two connectors at 25.78125 Gbaud.
- An AC coupled long-reach receiver shall be inter-operable with an AC coupled short-reach transmitter
- An AC coupled long-reach transmitter shall be inter-operable with an AC coupled short-reach receiver provided that the signal swing values are lowered. This implies that the signal swing is configurable.
- The long-reach PHY may use techniques such as increased signal swing, linear equalization, and Decision Feedback Equalization, designed to accommodate longer run backplane applications, where the receiver eye may be closed.

# 13.3 Equalization

At the high baud rates used by Level IV LP-Serial links, the signals transmitted over a link are degraded by losses and characteristic impedance discontinuities in the interconnect media. The losses increase with increasing baud rate and interconnect media length and cause signal attenuation and inter-symbol interference that degrade the opening of the eye pattern at both the receiver input and the data decoder decision point. Depending on the baud rate and interconnect length, the degradation can be greater than that allowed by the specification.

The signal degradation can be partially negated by the use of equalization in the transmitter and/or receiver. Equalization in the transmitter can improve the eye pattern at both the receiver input and the data decoder decision point. Equalization in the receiver can only improve the eye pattern at the data decoder decision point. Some degree of equalization is required by most Level IV interconnects.

#### 13.3.1 Receiver

Adaptive equalization in the receiver and the algorithms for training that equalization are entirely within the receiver. The configurations, characteristics and adjustment algorithms for equalization in the receiver are implementation specific and outside the scope of this specification.

#### 13.3.2 Transmitter

Adaptive equalization in the transmitter shall be controlled by the connected receiver.

# 13.4 Level IV Electrical Specification

Two sets of electrical specifications are specified for 25.78125 Gbaud, a short-reach set and a long-reach set. The transmitters and receivers of an LP-Serial port operating at a nominal baud rate of 25.78125 Gbaud shall comply with at least one of these sets of specifications.

#### 13.4.1 Level IV Short-reach

The electrical specifications for the short-reach 25.78125 Gbaud PHY shall be the same as those specified in Annex 83D.3 of the IEEE Standard 802.3bm-2015[3] for CAUI-4. The specifications for the short-reach channel shall be the same as those specified in Annex 83D.4 of the IEEE Standard 802.3bm-2015[3] for a single CAUI-4 lane.

#### 13.4.2 Level IV Long-reach

The electrical specifications for the long-reach 25.78125 Gbaud PHY shall be the same as those specified in Clause 93.8 of the IEEE Standard 802.3bj-2014[21]. The specifications for the long-reach channel shall be the same as those specified for the 100GBASE-KR4 channel in Clause 93.8 of the IEEE Standard 802.3bj-2014[21].

#### 13.4.3 Level IV Transmitter Lane-to-Lane Skew

The electrical level of lane-to-lane skew caused by the transmitter circuitry and associated routing must be less than 2\*67 UI + 1000 ps. The transmitter lane-to-lane skew is only for the SerDes Tx and does not include any effects of the channel.

#### 13.4.4 Receiver Input Lane-to-Lane Skew

The maximum amount of lane-to-lane skew at the input pins of the receiver is determined by the ability of the receiver to resolve the difference between two successive Status/Control columns. Since the minimum number of non-Status/Control columns between Status/Control columns is 16, the maximum lane skew that can be unambiguously corrected is the time it takes to transmit 7 codewords per lane. Therefore, the maximum lane-to-lane skew at the input pins of a receiver is calculated as follows:

#### (7 codewords) x (67 bits/codeword) x (1 UI/bit) x (ns/UI)

It is important to note that the total lane-to-lane skew specification includes the skew caused by the transmitter's PCS and PMA (SerDes), the channel, the receiver's PCS and PMA (SerDes), and any logic that is needed to create the aligned column of Status/Control at the receiving device.

#### 13.4.5 Electrical IDLE

When a Level IV transmitter is disabled due to the deassertion of the drvr\_oe[k] signal, the transmitter shall output a constant output level with no transitions. It is recommended that the transmitter meet the requirements for "Differential peak-to-peak output voltage (max)" for Transmitter Disabled configuration.

# **Annex A Transmission Line Theory and Channel Information (Informative)**

## **A.1 Transmission Lines Theory**

The performance of a high frequency transmission line is strongly affected by impedance matching, high frequency attenuation and noise immunity.

It is possible to design a high frequency transmission line using only a single conductor. Nevertheless, most high frequency signals use differential transmission lines (i.e. a pair of coupled conductors carrying signals of opposite polarity). Although differential signaling appears wasteful of both pins and signal traces it results in much better noise immunity. Differential signals produce less conducted noise because the opposite power and ground current flows cancel each other both in the line driver and in the transmission line. Differential signals produce less radiated noise because over a modest distance the opposite fields induced by the opposite currents cancel each other. Differential signals are less susceptible to noise because most sources of noise (common mode noise) tend to affect both signal lines identically, producing a variation in common mode voltage but not in differential voltage.

# A.2 Impedance Matching

The AC impedance of a single conductor is determined by the trace geometry, distance to the nearest AC ground plane(s) and the dielectric constant of the material between the trace and the ground plane(s). If the distance between the signal trace and the nearest ground plane is significantly less than the distance to other signal traces the signal trace will behave as a single-ended transmission line. Its AC impedance does not vary with signal polarity although it may vary with frequency due to the properties of the dielectric material. This impedance is often called single ended impedance, Zse.

The AC impedance, Z of a differential transmission line is affected by the configuration of the pair of conductors and the relationship between their signal polarities, in addition to the trace geometry, distance to the nearest AC ground plane(s) and the dielectric constant of the material between the trace and the ground plane(s). If the paired conductors are close enough to interact (coupled), then the impedance for signals of opposite polarity (odd mode impedance, Zodd) will be lower than the impedance for signals of the same polarity (even mode impedance,

Zeven).

If there is minimal coupling between the paired conductors then Zodd = Zeven = Zse. Coupled transmission lines always produce Zodd < Zse < Zeven. The following equations relate effective differential impedance, Zdiff, to common mode impedance, Zcm, and single ended impedance, Zse, to even and odd mode impedances:

$$Zdiff = 2Zodd$$
  $Zcm = \frac{Zeven}{2}$   $Zse = \frac{Zeven + Zodd}{2}$ 

Most differential data signals are designed with  $zdiff = 100\Omega$  and  $25\Omega < Zcm < 50\Omega$ .

There is a trade-off in the choice of Zcm.  $Zcm = 25\Omega$  (no coupling) may reduce conducted noise for transmission lines with inadequate AC or DC grounding.  $Zcm = 50\Omega$  (close coupling) may reduce radiated noise (crosstalk) which is more critical in backplanes. However close coupling requires careful ground construction to control common mode noise.

The reader may wonder why common mode impedance is meaningful in a differential transmission system. In a perfectly constructed system only odd mode (opposite polarity) signals propagate. However imperfections in the transmission system cause differential to common mode conversion. Once converted into common mode the energy may convert back to differential mode by the same imperfections. Thus, these imperfections convert some of the signal energy from opposite polarities to the same polarity and back.

The two main sources of mode conversion are impedance mismatches which cause part of the energy to be reflected, and differential skew which causes variations in forward signal propagation delay between the individual paths of the differential pair. Impedance mismatches typically occur at boundaries between transmission line segments, including wire bonds, solder joints, connectors, vias, and trace-to-via transitions. Often ignored sources of impedance mismatches at these boundaries are discontinuities within the AC ground itself as well as asymmetric coupling between the individual traces and the AC ground. Differential skew can occur at these same boundaries and also due to mismatched trace lengths in device packages and in PCBs.

# **A.3 Impedance Definition Details**

Differential transmission lines consist of two conductors and a ground plane. The voltage-current relationships at one end of this line can be formulated in terms of a two-port as in Figure A-1.



Figure A-1. Transmission Line as 2-port

The voltage current relationships are:

$$V_1 = Z_{11}I_1 + Z_{12}I_2$$
  $V_2 = Z_{21}I_1 + Z_{22}I_2$ 

If the line is infinitely long or perfectly terminated, then these four impedance values are the characteristic impedance of the line. The characteristic impedance is a 2 x 2 matrix:

$$\hat{Z}_{c} = \begin{bmatrix} Z_{11} & Z_{12} \\ Z_{21} & Z_{22} \end{bmatrix}$$

Generally, all four of the matrix entries are complex. But, at frequencies of interest, the inductance and capacitance per unit length dominate so that all four quantities are approximately real positive numbers. For engineering purposes it is common to speak of the impedances as though they are resistances with no imaginary part, keeping in mind that the imaginary part exists. Since the line is passive and symmetric, we have  $Z_{11} = Z_{22}$  and  $Z_{12} = Z_{21}$  so that the line is described by just two impedance values. If the line is to be perfectly terminated, then we must create a network that is equivalent to  $Z_c$ . That is, we need a 3-terminal (2 nodes + ground) network that presents the same values of  $Z_{11}$  and  $Z_{12}$  as the line. A T or pi network could be used. The pi network is shown in Figure A-2, along with the impedance values in terms of  $Z_{11}$  and  $Z_{12}$ .

$$Za = Z_{11} + Z_{12}$$

$$Zb = \frac{Z_{11}^{2} - Z_{12}^{2}}{Z_{12}}$$

$$Zodd = \frac{ZaZb}{2Za + Zb} = Z_{11} - Z_{12}$$

$$Zeven = Za = Z_{11} + Z_{12}$$

Figure A-2. Network Terminations

The odd and even mode impedances, *Zodd* and *Zeven*, are other impedance definitions that are more descriptive, referring to the polarity of the signal propagating the differential pair. In the case of opposite signal polarity in the two lines of the signal pair the odd mode impedance is used. In the case of same signal polarity the even mode is used. *Zodd* and *Zeven* are measured as shown in Figure A-3.



Figure A-3. Measurement of Zodd, Zeven

| Zodd                 | Zeven                 |
|----------------------|-----------------------|
| $V = V_1 = -V_2$     | $V = V_1 = V_2$       |
| $I = I_1 = -I_2$     | $I = I_1 = I_2$       |
| $Zodd = \frac{V}{I}$ | $Zeven = \frac{V}{I}$ |

Odd mode impedance is the impedance measured when the two halves of the line are driven by equal voltage or current sources of opposite polarity. Even mode impedance is the impedance measured when the two halves of the line are driven by equal voltage or current sources of the same polarity.

From the above equations we see that Zeven is always greater than Zodd by  $2Z_{12}$ , where  $Z_{12}$  is a measure of the amount of coupling between the lines. This means that Zeven is larger than Zodd for coupled transmission lines.

#### A.4 Density considerations

The preceding section showed that, for two idealized forms of termination, Zodd is correctly terminated but Zeven is not. The first illustrated case, using a  $50\Omega$  resistor (or its equivalent) from either terminal to ground (or to AC ground), has become relatively standard. Because it has  $ZoddT = ZevenT = 50\Omega$ , it provides correct differential termination and is often close to providing correct common-mode termination.

By increasing the conductor spacing in the transmission line we can decrease Zeven (decrease  $Z_{12}$ ) and bring it closer to  $50\Omega$ . But dense backplanes require a large number of transmission lines per unit cross-sectional area of the printed circuit board. This means that the two printed circuit traces comprising the differential transmission line are forced close together, which increases  $Z_{12}$ . The backplane

design is therefore, a compromise between the desire for high density of transmission lines and a desire for correct common-mode termination.

Transmission lines act as low-pass filters due to skin effect and dielectric absorption. As the density of transmission lines increases, both the series resistance per unit length and the parallel conductance per unit length increase. This, in turn, results in greater attenuation at a given frequency. Thus, high speed backplane design is not just a compromise between density and common-mode matching. There is also a compromise between density and attenuation.

# A.5 Common-Mode Impedance and Return Loss

It is demonstrated above that increasing the density of transmission lines in a backplane results in higher common-mode impedance, which is known as interference, and for high amplitudes the receiver is likely to be disrupted.

Common-mode interference arises from several sources. Among them are:

- 1. Imperfections in driver circuits
- 2. A difference in length between the two conductors of the transmission line
- 3. Imperfections in impedance matching across board boundaries, connectors, and vias causing mode conversion, from differential to common mode

#### 4. EMI

The interference resulting from the driver probably has a spectrum that is the same as or similar to that of the signal. EMI arising from coupling into the printed circuit traces should be small, assuming that coupled stripline is used. However, connector pins may be exposed. EMI may have frequency components that are well below signal frequencies, which means that it won't necessarily be attenuated to the extent that signals are. But, at the same time, the lower frequencies are probably poorly coupled into the backplane circuit.

Earlier, two ideal forms of termination were presented based on either one or two resistors. These ideal terminating devices are helpful in examining the relationship between the parameters of the transmission line versus those of the device. Real devices, however, are not simple resistances. They contain parasitic components and a non-ideal path from package pins to die. There may also be a need to AC-couple the terminations.

The most that can be done in this situation is to make the package and the die appear as close to ideal as possible over as much of the signal spectrum as possible. The extent of the deviation from ideal is specified and measured as a function of frequency. The preferred measures are  $S_{11}$  (single-ended return loss) or  $S_{DD11}$  (differential return loss) as functions of frequency. (Sometimes  $S_{22}$  or  $S_{DD22}$  are used to indicate an output.) Ideally these return losses are 0 (no reflection) over the frequency range of interest. In dB this is  $-\infty$ .

Note: Sometimes a return loss is specified as a positive number, it being understood that this still refers to the log of a reflection coefficient in the range of 0 to 1.

#### A.6 Crosstalk Considerations

This implementation assumes that the dominant cross talk can come from aggressors other than the transmitter associated with the receiver. Hence NEXT cancellation is not useful.

Crosstalk between channels should be minimized by good design practices. This includes the pin-out arrangement to the driving/receiving ICs, connectors and backplane tracking.

Optimum arrangement for minimizing crosstalk between channels at IC pins is illustrated in Figure A-4 below. Crosstalk between channels can be reduced by grouping TX and RX pins and avoiding close proximity between individual TX and Rx pins. This practice will minimize coupling of noise from TX drivers into RX inputs.



Figure A-4. Minimization of Crosstalk at IC Pins

Crosstalk at connector pins can be minimized by careful optimization of connections as shown in Figure A-5 below.



Figure A-5. Minimization of Crosstalk At Connector Pins

Crosstalk between channels over a backplane can be minimized by careful arrangement of tracking, avoiding coupling of noise into RX inputs and increasing spacing "d" between channels as far as possible as shown in Figure A-6 below.



Figure A-6. Minimization of Crosstalk Over Backplane

# A.7 Equation Based Channel Loss by Curve Fit

This section describes a technique with specific limitations. It does not include any phase data for the  $SDD_{21}$ , and includes no return loss information about  $SDD_{11}$  or  $SDD_{22}$ , information that is critical for the evaluation of a specific topology's performance. The preceding proposed statistical-eye characterization includes these effects by including the full 4-port s-parameter measurements. The following method is included for information only and is believed to be of relevance to the overall understanding of the channel transfer loss.

One way to specify the channel loss is to have an average or worst case "curve" fit to several real channels. This method includes effects of real vias and connectors. This method typically uses the equation below:

$$Att = -20 * \log(e) * \left(a_1 * \sqrt{f} + a_2 * f + a_3 * f^2\right)$$

Where f is frequency in Hz,  $a_1$ ,  $a_2$ , and  $a_3$  are the curve fit coefficients and Att is in dB.

Table A-1 gives some examples of these coefficients and Figure A-7 plots them along with the PCB model and a real 75cm backplane with 5cm paddle cards on both ends. These examples are representative of Level II LR applications but do not represent specifications that a RapidIO link is to comply with.

| Channel                     | a <sub>1</sub> | a <sub>2</sub> | a <sub>3</sub> |
|-----------------------------|----------------|----------------|----------------|
| sRIO <sup>1</sup> (50cm)    | 6.5e-6         | 2.0e-10        | 3.3e-20        |
| 75cm <sup>2</sup> "Worse"   | 6.5e-6         | 3.9e-10        | 6.5e-20        |
| 75cm <sup>3</sup> "Typical" | 6.0e-6         | 3.9e-10        | 3.5e-20        |

Table A-1. Curve fit Coefficients

<sup>&</sup>lt;sup>3</sup>Chapter 8 reference 5



Figure A-7. Equations Based Channel Loss Curves

<sup>&</sup>lt;sup>1</sup>Chapter 8 reference 1

<sup>&</sup>lt;sup>2</sup>Chapter 8 reference 5

# **Annex B BER Adjustment Methodology** (Informative)

# **B.1** Extrapolation of Correlated Bounded Gaussian Jitter to low BERs

For this specification, which has a BER requirement of  $1\times10^{-15}$  or lower, measurements to that level are very time consuming (or rely on averaging multi-links), hence it is more practical to only take measurements to Qs around 7 (BER around  $1\times10^{-12}$ ).

#### **B.1.1 Bathtub Measurements**

CBGJ can appear as either GJ or CBHPJ depending upon the Q at which it is linearized.

If HPJ and GJ are measured using a bathtub there is no knowledge as to if the GJ is UUGJ or CBGJ. For system budgeting it is recommended that the bathtub GJ should be assumed to be all UUGJ.

If combined spectral oscilloscope methods are used then UUGJ, UBHPJ, and CBHPJ can be estimated. It is not possible to estimate the CBGJ as it has already become bounded and appears as CBHPJ. For system budgeting it is recommended that this peak value is valid for the extrapolated Q of interest.

#### **B.2** Confidence Level of Errors Measurement

Assuming that a link with a given BER can be modelled as a Bernoulli random process, the following statistics can be assumed.

Given,

p is the probability of error

q = (1-p) is the probability of not having an error

n is the number of bits received and measured

then

m = np is the expected number of errors received

#### RapidIO Part 6: LP-Serial Physical Layer Specification 4.1

 $\sigma = \sqrt{npq}$  is the sigma of the variation of the number of errors received As an example process, for a 3 sigma confidential level

$$p = 10^{-12}$$

$$n = 100 \cdot 10^{12}$$

$$m = 100$$

$$\sigma = 10$$

$$m \Big|_{max}^{min} = [m + Q\sigma] \Big|_{Q = -3}^{Q = 3}$$

$$m \Big|_{max}^{min} = \frac{70}{130}$$

To assess the accuracy of such a measurement an equivalent process with a higher BER can be calculated that would show the same limit of error for the same confidence level and measured number of bits.

$$m\big|_{max} = E[m] - Q\sigma$$
  
 $m\big|_{max} = np - Q\sqrt{npq}$   
 $m\big|_{max} = np - Q\sqrt{np(1-p)}$ 

Solving the quadratic equation for p

$$p = 1.69 \times 10^{-12}$$

# **B.3** Eye Mask Adjustment for Sampling Oscilloscopes

The data mask is defined for the bit error rate of the link. Given that this bit error rate is very small, typical oscilloscope measurement will not sample enough points to be able to verify compliance to these mask.

# **B.3.1** Theory



Figure B-1. Example Data Mask

Given an example eye mask, Figure B-1, the extremes of the mask, X1, are defined as a linear addition of a Gaussian and high probability jitter component.

$$XI = \frac{HPJ}{2} + Q \cdot GJ_{rms}$$

where

HPJ is the high probability jitter

 ${\it GJ}_{rms}$  is the Gaussian distributed jitter

Q is the GJ multiplication factor

Given a low sample population and the requirements for mask verification to achieve a hit or no-hit result, X1 must be adjusted according to the sample population and the confidence level that a particular peak to peak is achieved.



Figure B-2. Example Data Mask

Given a random process the probability of measuring a particular maximum amplitude on an oscilloscope requires one sample to lie on the maximum and all other samples to lie below this value. Referring this all to a half Gaussian distribution and a population of n, there are n different ways this can occur,

$$P(x_m) = nQ(x_m) \left( \int_{0}^{x_m} Q(x) dx \right)^{n-1}$$

where

 $x_m$  is the random variable of the maximum amplitude measured x is the random variable of the underlying random jitter process Q(x) is the Q function of the Normal probability density function n is the sample population

 $P(x_m)$  is a probability density function

The equation above is solved and the probability of attaining a given maximum (normalized to the sigma) for various populations plotted, Figure B-3.



Figure B-3. Cumulative Distribution Function of Maximum Amplitude

## **B.3.2** Usage

Given a known sampling population, n, calculated from the measurement time, average transition density and sampling/collection frequency of the oscilloscope the three sigma confidence level (i.e.  $1.3 \times 10^{-3}$ ) of the measured Gaussian jitter peak value can be read from Figure B-3. This value should be multiplied by 2 to give the full peak to peak value of the random jitter.

The three sigma confidence level should be understood as ensuring that 99.96% of all good devices do not violate the eye mask. To limit the number of bad devices that also pass the eye mask it is strongly recommended that the sample population be chosen as to give a Q larger than 5.

For example, referring to the red circled intersections Figure B-3, if we calculate that the sample population for an oscilloscope was 100 i.e. n=100, then for a 3 sigma confidence this equals a Q of 4.2. As the recommended Q value is 5 we should increase the sample population to 10k to give a Q of 5.2.

S56 RapidIO.org

# **Annex C Interface Management (Informative)**

#### C.1 Introduction

This appendix contains state machine descriptions that illustrate a number of behaviors that are described in the *RapidIO Part 6: LP-Serial Physical Layer Specification*. They are included as examples and are believed to be correct, however, actual implementations should not use the examples directly.

# **C.2** Packet Retry Mechanism

This section contains the example packet retry mechanism state machine referred to in Section 6.8, "Packet Transmission Protocol".

Packet retry recovery actually requires two inter-dependent state machines in order to operate, one associated with the input port and the other with the output port on the two connected devices. The two state machines work together to attempt recovery from a retry condition.

### **C.2.1** Input port retry recovery state machine

If a packet cannot be accepted by a receiver for reasons other than error conditions, such as a full input buffer, the receiver follows the state sequence shown in Figure C-1.



Figure C-1. Input Port Retry Recovery State Machine

Table C-1 describes the state transition arcs for Figure C-1. The states referenced in the comments in quotes are the RapidIO LP-Serial defined status states, not states in this state machine.

**Table C-1. Input Port Retry Recovery State Machine Transition Table** 

| Arc | Current State     | Next state        | Cause                                                                       | Comments                                                                                                                                                                                                                                                                             |
|-----|-------------------|-------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | recovery_disabled | recovery_disabled | Remain in this state until the input port is enabled to receive packets.    | This is the initial state after reset. The input port can't be enabled before the initialization sequence has been completed, and may be controlled through other mechanisms as well, such as a software enable bit.                                                                 |
| 2   | recovery_disabled | wait_for_retry    | Input port is enabled.                                                      |                                                                                                                                                                                                                                                                                      |
| 3   | wait_for_retry    | wait_for_retry    | Remain in this state until a packet retry situation has been detected.      |                                                                                                                                                                                                                                                                                      |
| 4   | wait_for_retry    | stop_input        | A packet retry situation has been detected.                                 | Usually this is due to an internal resource problem such as not having packet buffers available for low priority packets.                                                                                                                                                            |
| 5   | wait_for_retry    | recovery_disabled | Input port is disabled.                                                     |                                                                                                                                                                                                                                                                                      |
| 6   | stop_input        | stop_input        | Remain in this state until described input port stop activity is completed. | Send a packet-retry control symbol with the expected ackID, discard the packet, and don't change the expected ackID. This will force the attached device to initiate recovery starting at the expected ackID. Clear the "Port Normal" state and set the "Input Retry-stopped" state. |
| 7   | stop_input        | retry_stopped     | Input port stop activity is complete.                                       |                                                                                                                                                                                                                                                                                      |

S58 RapidIO.org

state machine and the error recovery

state machine.

| Arc | Current State | Next state     | Cause                                                                                                                                                  | Comments                                                                                                                                                      |
|-----|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | retry_stopped | retry_stopped  | Remain in this state until a restart-from-retry or link request (restart-from-error) control symbol is received or an input port error is encountered. | The "Input Retry-stopped" state causes the input port to silently discard all incoming packets and not change the expected ackID value.                       |
| 9   | retry_stopped | wait_for_retry | Received a restart-from-retry or a link request (restart-from-error) control symbol or an input port error is encountered.                             | Clear the "Input Retry-stopped" state<br>and set the "Port Normal" state. An<br>input port error shall cause a clean<br>transition between the retry recovery |

**Table C-1. Input Port Retry Recovery State Machine Transition Table (Continued)** 

#### C.2.2 Output port retry recovery state machine

On receipt of an error-free packet-retry control symbol, the attached output port follows the behavior shown in Figure C-2. The states referenced in the comments in quotes are the RapidIO LP-Serial defined status states, not states in this state machine.



Figure C-2. Output Port Retry Recovery State Machine

Table C-2 describes the state transition arcs for Figure C-2.

**Table C-2. Output Port Retry Recovery State Machine Transition Table** 

| Arc | Current State     | Next state        | Cause                                                                     | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-------------------|-------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | recovery_disabled | recovery_disabled | Remain in this state until the output port is enabled to receive packets. | This is the initial state after reset. The output port can't be enabled before the initialization sequence has been completed, and may be controlled through other mechanisms as well, such as a software enable bit.                                                                                                                                                                                                                                                                                                                                                                                        |
| 2   | recovery_disabled | wait_for_retry    | Output port is enabled.                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3   | wait_for_retry    | wait_for_retry    | Remain in this state until a packet-retry control symbol is received.     | The packet-retry control symbol shall be error free.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4   | wait_for_retry    | stop_output       | A packet-retry control symbol has been received.                          | Start the output port stop procedure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5   | wait_for_retry    | recovery_disabled | Output port is disabled.                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6   | stop_output       | stop_output       | Remain in this state until the output port stop procedure is completed.   | Clear the "Port Normal" state, set the "Output Retry-stopped" state, and stop transmitting new packets.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7   | stop_output       | recover           | Output port stop procedure is complete.                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8   | recover           | recover           | Remain in this state until the internal recovery procedure is completed.  | The packet sent with the ackID value returned in the packet-retry control symbol and all subsequent packets shall be retransmitted. Output port state machines and the outstanding ackID scoreboard shall be updated with this information, then clear the "Output Retry-stopped" state and set the "Port Normal" state to restart the output port.  Receipt of a packet-not-accepted control symbol or other output port error during this procedure shall cause a clean transition between the retry recovery state machine and the error recovery state machine.  Send restart-from-retry control symbol. |
| 9   | recover           | wait_for_retry    | Internal recovery procedure is complete.                                  | Retransmission has started, so return to the wait_for_retry state to wait for the next packet-retry control symbol.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Section 560 RapidIO.org

# **C.3** Error Recovery

This section contains the error recovery state machine referred to in Section 6.13.2, "Link Behavior Under Error."

Error recovery actually requires two inter-dependent state machines in order to operate, one associated with the input port and the other with the output port on the two connected devices. The two state machines work together to attempt recovery.

#### **C.3.1** Input port error recovery state machine

There are a variety of recoverable error types described in detail in Section 6.13.2, "Link Behavior Under Error". The first group of errors are associated with the input port, and consists mostly of corrupt packet and control symbols. An example of a corrupt packet is a packet with an incorrect CRC. An example of a corrupt control symbol is a control symbol with error on the 5-bit CRC control symbol. The recovery state machine for the input port of a RapidIO link is shown in Figure C-3.



Figure C-3. Input Port Error Recovery State Machine

Table C-3 describes the state transition arcs for Figure C-3. The states referenced in the comments in quotes are the RapidIO LP-Serial defined status states, not states in this state machine.

**Table C-3. Input Port Error Recovery State Machine Transition Table** 

| Arc | Current State     | Next state        | Cause                                                                                      | Comments                                                                                                                                                                                                                                                                    |
|-----|-------------------|-------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | recovery_disabled | recovery_disabled | Remain in this state until error recovery is enabled.                                      | This is the initial state after reset. Error recovery can't be enabled before the initialization sequence has been completed, and may be controlled through other mechanisms as well, such as a software enable bit.                                                        |
| 2   | recovery_disabled | wait_for_error    | Error recovery is enabled.                                                                 |                                                                                                                                                                                                                                                                             |
| 3   | wait_for_error    | wait_for_error    | Remain in this state until a recoverable error is detected.                                | Detected errors and the level of coverage is implementation dependent.                                                                                                                                                                                                      |
| 4   | wait_for_error    | stop_input        | A recoverable error has been detected.                                                     | An output port associated error will not cause this transition, only an input port associated error.                                                                                                                                                                        |
| 5   | wait_for_error    | recovery_disabled | Error recovery is disabled.                                                                | This can occur when a port operating with IDLE3 deasserts receive_enable, or whenever any port deasserts port_initialized.                                                                                                                                                  |
| 6   | stop_input        | stop_input        | Remain in this state until described input port stop activity is completed.                | Send a packet-not-accepted control symbol and, if the error was on a packet, discard the packet and don't change the expected ackID value. This will force the attached device to initiate recovery. Clear the "Port Normal" state and set the "Input Error-stopped" state. |
| 7   | stop_input        | error_stopped     | Input port stop activity is complete.                                                      |                                                                                                                                                                                                                                                                             |
| 8   | error_stopped     | error_stopped     | Remain in this state until a link request (restart-from-error) control symbol is received. | The "Input Error-stopped" state causes the input port to silently discard all subsequent incoming packets and ignore all subsequent input port errors.                                                                                                                      |
| 9   | error_stopped     | wait_for_error    | Received a link request (restart-from-error) control symbol.                               | Clear the "Input Error-stopped" state<br>and set the "Port Normal" state,<br>which will put the input port back in<br>normal operation.                                                                                                                                     |

# **C.3.2** Output port error recovery state machine

The second recoverable group of errors described in Section 6.13.2, "Link Behavior Under Error" is associated with the output port, and is comprised of control symbols that are error-free and indicate that the attached input port has detected a transmission error or some other unusual situation has occurred. An example of this situation is indicated by the receipt of a packet-not-accepted control symbol. The state machine for the output port is shown in Figure C-4.



Figure C-4. Output Port Error Recovery State Machine

Table C-4 describes the state transition arcs for Figure C-4. The states referenced in the comments in quotes are the RapidIO LP-Serial defined status states, not states in this state machine.

**Table C-4. Output Port Error Recovery State Machine Transition Table** 

| Arc | Current State     | Next state        | Cause                                                       | Comments                                                                                                                                                                                                             |
|-----|-------------------|-------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | recovery_disabled | recovery_disabled | Remain in this state until error recovery is enabled.       | This is the initial state after reset. Error recovery can't be enabled before the initialization sequence has been completed, and may be controlled through other mechanisms as well, such as a software enable bit. |
| 2   | recovery_disabled | wait_for_error    | Error recovery is enabled.                                  |                                                                                                                                                                                                                      |
| 3   | wait_for_error    | wait_for_error    | Remain in this state until a recoverable error is detected. | Detected errors and the level of coverage is implementation dependent.                                                                                                                                               |
| 4   | wait_for_error    | stop_output       | A recoverable error has been detected.                      | An input port associated error will not cause this transition, only an output port associated error.                                                                                                                 |
| 5   | wait_for_error    | recovery_disabled | Error recovery is disabled.                                 |                                                                                                                                                                                                                      |

**Table C-4. Output Port Error Recovery State Machine Transition Table (Continued)** 

| Arc | Current State | Next state     | Cause                                                                                                                          | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | stop_output   | stop_output    | Remain in this state until an exit condition occurs.                                                                           | Clear the "Port Normal" state, set the "Output Error-stopped" state, stop transmitting new packets, and send a link-request/port-status control symbol. Ignore all subsequent output port errors.  The input on the attached device is in the "Input Error-stopped" state and is waiting for a link-request/port-status in order to be re-enabled to receive packets.  An implementation may wish to timeout several times before regarding a timeout as fatal using a threshold counter or some other mechanism.                         |
| 7   | stop_output   | recover        | The link-response is received and returned an outstanding ackID value                                                          | An outstanding ackID is a value sent out on a packet that has not been acknowledged yet. In the case where no ackID is outstanding the returned ackID value shall match the next expected/next assigned ackID value, indicating that the devices are synchronized.  Recovery is possible, so follow recovery procedure.                                                                                                                                                                                                                   |
| 8   | stop_output   | fatal_error    | The link-response is received and returned an ackID value that is not outstanding, or timed out waiting for the link-response. | Recovery is not possible, so start error shutdown procedure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 9   | recover       | recover        | Remain in this state until the internal recovery procedure is completed.                                                       | The packet sent with the ackID value returned in the link-response and all subsequent packets shall be retransmitted. All packets transmitted with ackID values preceding the returned value were received by the attached device, so they are treated as if packet-accepted control symbols have been received for them. Output port state machines and the outstanding ackID scoreboard shall be updated with this information, then clear the "Output Error-stopped" state and set the 'Port Normal" state to restart the output port. |
| 10  | recover       | wait_for_error | The internal recovery procedure is complete.                                                                                   | retransmission (if any was necessary) has started, so return to the wait_for_error state to wait for the next error.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11  | fatal_error   | fatal_error    | Remain in this state until error shutdown procedure is completed.                                                              | Clear the "Output Error-stopped" state, set the "Port Error" state, and signal a system error.                                                                                                                                                                                                                                                                                                                                                                                                                                            |

S64 RapidIO.org

**Table C-4. Output Port Error Recovery State Machine Transition Table (Continued)** 

| Arc | Current State | Next state     | Cause                                                                                                                                                                                                                          | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | fatal_error   | wait_for_error | Error shutdown procedure is complete.                                                                                                                                                                                          | Return to the wait_for_error state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13  | stop_output   | fast_recovery  | Port has stopped transmitting new packets, link-request/port-status has been transmitted, cause of error was receipt of a packet-not-accepted with valid ackID status field, and Error Recovery with PNA Ackid Enabled is set. | This transition cannot be taken after transition 16 has been taken and before returning to wait_for_error.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 14  | fast_recovery | fast_recovery  | Remain in this state until error recovery has completed.                                                                                                                                                                       | The packet sent with the ackID value received in the Packet Not Accepted and all subsequent packets shall be retransmitted. All packets transmitted with ackID values preceding the returned value were received by the attached device, so they are treated as if packet-accepted control symbols have been received for them. Output port state machines and the outstanding ackID scoreboard shall be updated with this information, then clear the "Output Error-stopped" state and set the 'Port Normal" state to restart the output port. |
| 15  | fast_recovery | wait_for_error | Link-response is received                                                                                                                                                                                                      | retransmission (if any was necessary) has started, so return to the wait_for_error state to wait for the next error.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16  | fast_recovery | stop_output2   | Packet Accept, Packet Retry, or<br>Paclet Not Accepted is recevied, or a<br>recoverable error has been detected.                                                                                                               | An input port associated error will not cause this transition, only an output port associated error.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17  | fast_recovery | fatal_error    | The link-response is received and returned an ackID value that is not outstanding, or timed out waiting for the link-response.                                                                                                 | Recovery is not possible, so start error shutdown procedure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18  | stop_output2  | stop_output2   | Remain in this state until an exit condition occurs.                                                                                                                                                                           | Clear the "Port Normal" state, set the "Output Error-stopped" state, stop transmitting new packets, and send a link-request/port-status control symbol. Ignore all subsequent output port errors.  The input on the attached device is in the "Input Error-stopped" state and is waiting for a link-request/port-status in order to be re-enabled to receive packets.  An implementation may wish to timeout several times before regarding a timeout as fatal using a threshold counter or some other mechanism.                               |

**Table C-4. Output Port Error Recovery State Machine Transition Table (Continued)** 

| Arc | Current State | Next state  | Cause                                                                                                                          | Comments                                                                                                                                                                                                                                                                                                                |
|-----|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19  | stop_output2  | recover     | The link-response is received and returned an outstanding ackID value                                                          | An outstanding ackID is a value sent out on a packet that has not been acknowledged yet. In the case where no ackID is outstanding the returned ackID value shall match the next expected/next assigned ackID value, indicating that the devices are synchronized.  Recovery is possible, so follow recovery procedure. |
| 20  | stop_output   | fatal_error | The link-response is received and returned an ackID value that is not outstanding, or timed out waiting for the link-response. | Recovery is not possible, so start error shutdown procedure.                                                                                                                                                                                                                                                            |

### **C.3.3** Changes in Error Recovery Behavior for CT

The basic states, as previously described, apply to the overall port. Each VC must carry some independent state:

Packets in a transmitter's VC queue are: pending transmission, sent-pending acknowledgement, or acknowledged (and subsequently removed from the queue). RT and CT VCs keep this same information, but behave slightly differently on error recovery. In RT queues, packets sent-pending acknowledgment, are returned to the pending transmission state. Packets pending acknowledgment in CT queues are moved to the acknowledged state. In this way, the sent packets in the CT queue are not resent.

(Note that it may not be necessary to keep the actual packet in a CT VC, only track the needed acknowledges to keep the credit balance for transmitter flow control accurate.)

# **Annex D Critical Resource Performance Limits** (Informative)

#### D.1 IDLE1 and IDLE2

The RapidIO LP-Serial Physical Layer is intended for use over links whose length ranges from centimeters to tens of meters. The shortest length links will almost certainly use copper printed circuit board traces. The longer lengths will usually require the use of fiber optics (optical fiber and electro-optical converters) to overcome the high frequency losses of long copper printed circuit board traces or cable. Repeaters and/or retimers may also be inserted into longer length links. The longer lengths will also have significant propagation delay which can degrade the usable bandwidth of a link.

The serial protocol is a handshake protocol. Each packet transmitted by a port is assigned an ID (the ackID) and a copy of the packet is retained by the port in a holding buffer until the packet is accepted by the port's link partner. The number of packets that a port can transmit without acknowledgment is limited to the lesser of the number of distinct ackIDs and the number of buffers available to hold unacknowledged packets. Which ever is the limiting resource, ackIDs or holding buffers, will be called the "critical resource". The number of ackIDs is limited by the number of bits provided to define them: 5 bits for Control Symbol 24, 6 bits for Control Symbol 48, and 12 bits for Control Symbol 64. The number of holding buffers may be more constrained by the size of memory provided for this purpose.

The concern is the time between the assignment of a critical resource to a packet and the release of that resource as a consequence of the packet being accepted by the link partner. Call this time the resource\_release\_delay. When the resource\_release\_delay is less than the time it takes to transmit a number of packets equal to the number of distinct critical resource elements, there is no degradation of link performance. When the resource\_release\_delay is greater than the time it takes to transmit a number of packets equal to the number of distinct critical resource elements, the transmitter may have to stall from time to time waiting for a free critical resource. This will degraded the usable link bandwidth. The onset of degradation will depend on the average length of transmitted packets and the physical length of the link as reflected in the resource\_release\_delay.

The following example provides some idea of the impact on link performance of the interaction between link length and a critical resource for the case of operation with

IDLE1 or IDLE2. For purposes of this example, the following assumptions are made.

- 1. The link is a 4 lane (4x) link with 8b/10b encoding for transmission and both directions of the link have the same number of active lanes.
- 2. The link uses optical fiber and electro-optical transceivers to allow link lengths of tens of meters. The fiber is assumed to be single mode with a refraction index of 1.46. This may vary with the specific fiber, and those with higher indexes will be more constraining to cable length.
- 3. The width of the data path within the port is 4 bytes, equivalent to 1 byte per lane. The widths of the FIFOs that feed the lane transmitters and that are fed by the receivers have a width in bytes equal to the number of serial lanes. For the higher data rates, it may be advisable to increase this width to support a lower clock speed.
- 4. The data path and logic within the port run at a clock rate equal to the aggregate unidirectional data rate of the link divided by 32, based on the defined data path width. This is referred to as the logic clock. One cycle of this clock is referred to a one logic clock cycle. (If the aggregate unidirectional baud rate of the link was used to compute the logic clock, the baud rate would be divided by 40. With 8b/10b encoding, the baud rate is 1.25 times the data rate.) To support the higher link baud rates without increasing the internal clock rate, it may be advisable to divide by 64 vs. 32 and use wider internal data buses. Doing so will increase latency, but allow for longer cable lengths as the cable delay remains the same.
- 5. The minimum length packet header is used, reflecting Dev8 source/destination IDs and 34-bit addressing. Write request packets have a length of 12 bytes including CRC for packets with a payload of <80 bytes plus a payload containing an integer multiple of 8 bytes. Read request packets also have a length of 12 bytes. Read response packets have a length of 8 bytes reflecting Dev8 and independent of addressing and including CRC for a payload length of <80 bytes, plus a payload containing an integer multiple of 8 bytes.
- 6. The beginning and end of each packet is delimited by a control symbol. A single control symbol may delimit both the end of one packet and the beginning of the next packet. The length of the delimited control symbol changes between IDLE1 and IDLE2 from 4 to 8 bytes.
- 7. Packet acknowledgments are carried in packet delimiter control symbols when ever possible to achieve the efficiency provided by the dual stype control symbol. This implies that a packet acknowledgment must wait for an end-of-packet control symbol if packet transmission is in progress when the packet acknowledgment becomes available.

- 8. The logic cycle represents circuitry in the 8b/10b encoding and decoding stages of the transmit/receive pipelines where one 8b/10b code word is decoded per logic clock cycle.
- 9. Logic delays as shown are not based on any known physical implementation and should be adjusted by the user as needed to reflect a given solution. It is recommended to work with the suppliers of RapidIO products for assistance. Composite delay data may be provided as opposed to individual values for the delay elements.
- 10. Optical fiber delay is a function of the speed of light "c" and the refractive index of the chosen cable medium.

The logic and propagation delay in the packet transmission direction is comprised of the following components.

**Table D-1. Packet Transmission Delay Components** 

| Delay Element                                                                                         | Time required                                               | Comments                                 |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|
| Generate non-CRC portion of delimited start-of-packet control symbol (critical resource is available) | 1 logic clock cycle                                         |                                          |
| Generate the control symbol CRC with link width = 4                                                   | 1 logic clock cycle                                         |                                          |
| 8b/10b encode the first N bytes of the delimited control symbol                                       | 1 logic clock cycle                                         |                                          |
| Serialize the first N code-groups of the encoded delimited control symbol                             | 1 logic clock cycle                                         |                                          |
| Output register and output driver delay                                                               | 2 ns                                                        |                                          |
| PCB copper and electro-optical transmitter delay                                                      | 2 ns                                                        |                                          |
| Optical fiber delay                                                                                   | fiber_length<br>(meters)/0.685c                             | Assumes refraction index = 1.46          |
| Electro-optical receiver and pcb copper delay                                                         | 2 ns                                                        |                                          |
| Receiver delay                                                                                        | 2 ns                                                        |                                          |
| Deserialize the first N code-groups of the delimited control symbol                                   | 1 logic clock cycle                                         |                                          |
| 8b/10b decode the delimited control symbol                                                            | (control symbol<br>length/link width)<br>logic clock cycles | 1 cycle for IDLE1,<br>2 cycles for IDLE2 |
| 8b/10b decode average length packet                                                                   | (average packet<br>length/link width)<br>logic clock cycles |                                          |
| 8b/10b decode packet terminating delimited control symbol                                             | (control symbol<br>length/link width)<br>logic clock cycles | 1 cycle for IDLE1,<br>2 cycles for IDLE2 |
| Check control symbol CRC                                                                              | 1 logic clock cycle                                         |                                          |
| Make packet acceptance decision                                                                       | 1 logic clock cycle                                         |                                          |

The logic and propagation delay in the packet acknowledgment direction is comprised of the following.

**Table D-2. Packet Acknowledgment Delay Components** 

| Delay element                                                                                                                                                                                                                                                                                                       | Time required                                               | Comments                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|
| Average wait for the end of the current packet                                                                                                                                                                                                                                                                      | (1/2 of the packet transmit time)                           | Function of packet length                |
| Generate non-CRC portion of the delimited acknowledgement control symbol                                                                                                                                                                                                                                            | 1 logic clock cycle                                         |                                          |
| Generate the control symbol CRC (This cycle is needed for CRC generation if the active link width N in lanes is equal to or greater than the length in bytes of the delimited control symbol. Otherwise, the CRC can be generated while the first N bytes of the delimited control symbol are being 8b/10b encoded) | 1 logic clock cycle                                         |                                          |
| 8b/10b encode the first N bytes of the delimited control symbol                                                                                                                                                                                                                                                     | 1 logic clock cycle                                         |                                          |
| Serialize the first N code-groups of the encoded delimited control symbol                                                                                                                                                                                                                                           | 1 logic clock cycle                                         |                                          |
| Output register and output driver delay                                                                                                                                                                                                                                                                             | 2 ns                                                        |                                          |
| PCB copper and electro-optical transmitter delay                                                                                                                                                                                                                                                                    | 2 ns                                                        |                                          |
| Optical fiber delay                                                                                                                                                                                                                                                                                                 | fiber_length<br>(meters)/0.685c                             | Assumes refraction index = 1.46          |
| Electro-optical receiver and pcb copper delay                                                                                                                                                                                                                                                                       | 2 ns                                                        |                                          |
| Receiver delay                                                                                                                                                                                                                                                                                                      | 2 ns                                                        |                                          |
| Deserialize the first N codewords of the delimited control symbol                                                                                                                                                                                                                                                   | 1 logic clock cycle                                         |                                          |
| 8b/10b decode the delimited control symbol                                                                                                                                                                                                                                                                          | (control symbol<br>length/link width)<br>logic clock cycles | 1 cycle for IDLE1,<br>2 cycles for IDLE2 |
| Check control symbol CRC                                                                                                                                                                                                                                                                                            | 1 logic clock cycle                                         |                                          |
| Make decision to free critical resource                                                                                                                                                                                                                                                                             | 1 logic clock cycle                                         |                                          |

The packet times in the above tables depend on packet length which in turn depends on packet type and payload size. Since packet traffic will typically involve a mixture of packet types and payload sizes, the traffic in each direction will be assumed to contain an equal number of read, write and response packets and average payloads of 8, 32, 64 and 128 bytes.

The number of logic clock cycles required to transmit or receive a packet is given in the following table as a function of packet type and payload size.

**Table D-3. Packet Delays** 

| Packet Type | Packet Header<br>bytes | CRC and padding bytes | Data Payload<br>bytes | Transmit/Receive Time<br>logic clock cycles<br>(IDLE1) | Transmit/Receive Time<br>logic clock cycles<br>(IDLE2) |
|-------------|------------------------|-----------------------|-----------------------|--------------------------------------------------------|--------------------------------------------------------|
| Read        | 12                     | 2                     | 0                     | 5                                                      | 6                                                      |
| Response    | 8                      | 2                     | 8                     | 6                                                      | 7                                                      |
|             |                        | 2                     | 32                    | 10                                                     | 11                                                     |
|             |                        | 2                     | 64                    | 18                                                     | 19                                                     |
|             | 10                     | 6                     | 128                   | 37                                                     | 38                                                     |

S70 RapidIO.org

| Table | D-3. | <b>Packet</b> | <b>Delays</b> |
|-------|------|---------------|---------------|
|-------|------|---------------|---------------|

| Packet Type | Packet Header<br>bytes | CRC and padding bytes | Data Payload<br>bytes | Transmit/Receive Time<br>logic clock cycles<br>(IDLE1) | Transmit/Receive Time<br>logic clock cycles<br>(IDLE2) |
|-------------|------------------------|-----------------------|-----------------------|--------------------------------------------------------|--------------------------------------------------------|
| Write       | 12                     | 2                     | 8                     | 7                                                      | 8                                                      |
|             |                        | 2                     | 32                    | 10                                                     | 11                                                     |
|             |                        | 2                     | 64                    | 18                                                     | 19                                                     |
|             | 14                     | 6                     | 128                   | 38                                                     | 39                                                     |

Using the above table and the assumed equal number of read, write and response packets where the payload size in write and response packets is identical, the average number of logic clock cycles to transmit or received a packet is 5, 9, 14.3 and 25.7 respectively for packet payloads of 8, 32, 64 and 128 bytes. The average wait for the completion of a packet being transmitted is assumed to be 1/2 the transmit time.

The following table gives the maximum length of the optical fiber before the packet transmission rate becomes limited by the critical resource for a 4x link operating at unidirectional data rates of 4.0, 8.0, 10.0, 16.0 and 20.0 Gb/s where the highest rate makes use of IDLE2 control words and the four lower rates use IDLE1 control words. An assumption is made that the number of ackIDs and buffers is the same. Note that regardless of rate, the internal data path is assumed to be 32 bits wide. An alternative might be to increase internal data width to 64 bits at the higher baud rates.

**Table D-4. Maximum Transmission Distances** 

| Number of Critical<br>Resources | Data Payload | Maximum Fiber Length Before<br>Critical Resource Limited (meters) |                          |                           |                           |                           |
|---------------------------------|--------------|-------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|
| Available (ackIDs or buffers)   | (bytes)      | 4.0 Gb/s link<br>(IDLE1)                                          | 8.0 Gb/s link<br>(IDLE1) | 10.0 Gb/s link<br>(IDLE1) | 16.0 Gb/s link<br>(IDLE1) | 10.0 Gb/s link<br>(IDLE2) |
| 4                               | 8            | -                                                                 | -                        | -                         | -                         | -                         |
|                                 | 32           | 3.7                                                               | 1.0                      | 0.5                       | -                         | -                         |
|                                 | 64           | 14.7                                                              | 6.5                      | 4.9                       | 2.4                       | 2.0                       |
|                                 | 128          | 37.9                                                              | 18.1                     | 14.8                      | 8.3                       | 6.7                       |
| 8                               | 8            | 11.9                                                              | 5.1                      | 3.8                       | 1.8                       | 2.1                       |
|                                 | 32           | 33.3                                                              | 15.8                     | 12.3                      | 7.1                       | 6.4                       |
|                                 | 64           | 61.7                                                              | 30.1                     | 23.7                      | 14.2                      | 21.1                      |
|                                 | 128          | 122.2                                                             | 60.3                     | 47.9                      | 29.3                      | 24.2                      |
| 16                              | 8            | 44.8                                                              | 21.6                     | 16.9                      | 10.0                      | 10.0                      |
|                                 | 32           | 92.4                                                              | 45.4                     | 36.0                      | 21.9                      | 19.6                      |
|                                 | 64           | 155.9                                                             | 77.1                     | 61.4                      | 37.8                      | 32.3                      |
|                                 | 128          | 290.9                                                             | 144.6                    | 115.4                     | 71.5                      | 59.3                      |

**Table D-4. Maximum Transmission Distances** 

| Number of Critical<br>Resources | Data Payload<br>(bytes) | Maximum Fiber Length Before<br>Critical Resource Limited (meters) |                          |                           |                           |                           |  |
|---------------------------------|-------------------------|-------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|--|
| Available (ackIDs or buffers)   |                         | 4.0 Gb/s link<br>(IDLE1)                                          | 8.0 Gb/s link<br>(IDLE1) | 10.0 Gb/s link<br>(IDLE1) | 16.0 Gb/s link<br>(IDLE1) | 10.0 Gb/s link<br>(IDLE2) |  |
| 24                              | 8                       | 77.6                                                              | 38.0                     | 30.1                      | 18.2                      | 17.9                      |  |
|                                 | 32                      | 151.5                                                             | 75.0                     | 59.6                      | 36.7                      | 32.7                      |  |
|                                 | 64                      | 250.1                                                             | 124.2                    | 99.1                      | 61.3                      | 52.4                      |  |
|                                 | 128                     | 459.5                                                             | 229.0                    | 182.8                     | 113.7                     | 94.3                      |  |
| 31 (max for IDLE1               | 8                       | 106.4                                                             | 52.4                     | 41.6                      | 25.4                      | 24.8                      |  |
| - limited to 2 <sup>N</sup> -1) | 32                      | 203.3                                                             | 100.8                    | 80.3                      | 49.6                      | 44.2                      |  |
|                                 | 64                      | 332.5                                                             | 165.4                    | 132.0                     | 81.9                      | 70.0                      |  |
|                                 | 128                     | 607.1                                                             | 302.7                    | 241.9                     | 150.6                     | 125.0                     |  |
| 63 (max for IDLE2               | 8                       |                                                                   |                          |                           |                           | 56.3                      |  |
| - limited to 2 <sup>N</sup> -1) | 32                      |                                                                   |                          |                           |                           | 96.8                      |  |
|                                 | 64                      |                                                                   |                          |                           |                           | 150.6                     |  |
|                                 | 128                     |                                                                   |                          |                           |                           | 265.1                     |  |

When the information above is combined together, a single spreadsheet computation can be developed to solve for fiber length. A spreadsheet with this capability is located in the members only section of the RapidIO.org web site.

#### D.2 IDLE3

IDLE3 links are based on a different coding mechanism than IDLE1 and IDLE2, using 64b/67b encoding. Separate tables are required to support IDLE3, which also includes additional features.

The following example provides some idea of the impact on link performance of the interaction between link length and a critical resource for the case of a IDLE3 link. For purposes of this example, the following assumptions are made.

- 1. The link is a 4 lane (4x) link with 64b/67b encoding for transmission and the both directions of the link have the same number of active lanes. As a result, the example does not consider the effects of an asymmetric link.
- 2. The link uses optical fiber and electro-optical transceivers to allow link lengths of tens of meters. The fiber is assumed to be single mode with a refraction index of 1.46.
- 3. The width of the data path within the port is 16 bytes, equivalent to 4 bytes per lane. This was used to allow for a lower speed clock within the protocol logic.

- 4. The data path and logic within the port run at a clock rate equal to the aggregate unidirectional data rate of the link divided by 128, based on the defined data path width. This is referred to as the logic clock. One cycle of this clock is referred to a one logic clock cycle.
- 5. The minimum length packet header is used, reflecting Dev8 source/destination IDs and 34-bit addressing. Write request packets have a length of 12 bytes including CRC for packets with a payload of <80 bytes plus a payload containing an integer multiple of 8 bytes. Read request packets also have a length of 12 bytes. Read response packets have a length of 8 bytes reflecting Dev8 and independent of addressing and including CRC for a payload length of <80 bytes, plus a payload containing an integer multiple of 8 bytes.
- 6. The beginning and end of each packet is delimited by a control symbol. A single control symbol may delimit both the end of one packet and the beginning of the next packet. The length of the delimited control symbol is 8 bytes for Baud Rate Class 3.
- 7. Packet acknowledgments are carried in packet delimiter control symbols whenever possible to achieve the efficiency provided by the dual stype control symbol. This implies that a packet acknowledgment must wait for an end-of-packet control symbol if packet transmission is in progress when the packet acknowledgment becomes available.
- 8. The multiple packet acknowledgement capability required for Baud Rate Class 3 is not included in the example or the calculations. It is assumed that the signal allowing this is de-asserted.
- 9. Logic delays as shown are not based on any known physical implementation and should be adjusted by the user as needed to reflect a given solution. It is recommended to work with the suppliers of RapidIO products for assistance. Composite delay data may be provided as opposed to individual values for the delay elements.
- 10. Optical fiber delay is a function of the speed of light "c" and the refractive index of the chosen cable medium.

The logic and propagation delay for IDLE3 in the packet transmission direction is comprised of the following components. The logic cycle represents circuitry in the 64b/67b encoding and decoding stages of the transmit/receive pipelines where one 64b/67b codeword is decoded per logic clock cycle.

**Table D-5. IDLE3 Packet Transmission Delay Components** 

| Delay Element                                                                                                                                                                                                                                                                                                                            | Time required                                               | Comments                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------|
| Generate non-CRC portion of delimited start-of-packet control symbol (critical resource is available)                                                                                                                                                                                                                                    | 1 logic clock cycle                                         |                                 |
| Generate the control symbol CRC (This cycle is needed for CRC generation if the active link width N in lanes is equal to or greater than the length in bytes of the delimited control symbol. Otherwise, the CRC can be generated while the first N bytes of the delimited control symbol are being 64b/67b encoded.)                    | 1 logic clock cycle                                         |                                 |
| Generate the link CRC-32, which is unique to IDLE3 (This cycle is needed for CRC generation if the active link width N in lanes is equal to or greater than the length in bytes of the delimited control symbol. Otherwise, the CRC can be generated while the first N bytes of the delimited control symbol are being 64b/67b encoded.) | 1 logic clock cycle                                         |                                 |
| 64b/67b encode the first N bytes of the delimited control symbol                                                                                                                                                                                                                                                                         | 1 logic clock cycle                                         |                                 |
| Serialize the first N codewords of the encoded delimited control symbol                                                                                                                                                                                                                                                                  | 1 logic clock cycle                                         |                                 |
| Output register and output driver delay                                                                                                                                                                                                                                                                                                  | 2 ns                                                        |                                 |
| PCB copper and electro-optical transmitter delay                                                                                                                                                                                                                                                                                         | 2 ns                                                        |                                 |
| Optical fiber delay                                                                                                                                                                                                                                                                                                                      | fiber_length<br>(meters)/0.685c                             | Assumes refraction index = 1.46 |
| Electro-optical receiver and pcb copper delay                                                                                                                                                                                                                                                                                            | 2 ns                                                        |                                 |
| Receiver delay (need 1 logic clock cycle to translate between the SerDes data width and the 64b/67b encoded width)                                                                                                                                                                                                                       | 1 logic clock cycle                                         |                                 |
| Deserialize the first N codewords of the delimited control symbol                                                                                                                                                                                                                                                                        | 1 logic clock cycle                                         |                                 |
| 64b/67b decode the delimited control symbol                                                                                                                                                                                                                                                                                              | (control symbol<br>length/link width)<br>logic clock cycles |                                 |
| 64b/67bB decode average length packet                                                                                                                                                                                                                                                                                                    | (average packet<br>length/link width)<br>logic clock cycles |                                 |
| 64b/67b decode packet terminating delimited control symbol                                                                                                                                                                                                                                                                               | (control symbol<br>length/link width)<br>logic clock cycles |                                 |
| Check control symbol CRC                                                                                                                                                                                                                                                                                                                 | 1 logic clock cycle                                         |                                 |
| Make packet acceptance decision                                                                                                                                                                                                                                                                                                          | 1 logic clock cycle                                         |                                 |

The logic and propagation delay for IDLE3 in the packet acknowledgment direction is comprised of the following components.

Table D-6. IDLE3 Packet Acknowledgment Delay Components

| Delay element                                                                   | Time required                                        | Comments                                             |
|---------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| Wait for multiple other packets, per the multiple packet acknowledge capability | Average packet length * number of packets waited for | This is a new standard capability, defaulted to zero |
| Average wait for the end of the current packet                                  | (1/2 of the packet transmit time)                    | Function of packet length                            |
| Generate non-CRC portion of the delimited acknowledgement control symbol        | 1 logic clock cycle                                  |                                                      |

S74 RapidIO.org

Table D-6. IDLE3 Packet Acknowledgment Delay Components

| Delay element                                                                                                                                                                                                                                                                                                        | Time required                                               | Comments                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------|
| Generate the control symbol CRC (This cycle is needed for CRC generation if the active link width N in lanes is equal to or greater than the length in bytes of the delimited control symbol. Otherwise, the CRC can be generated while the first N bytes of the delimited control symbol are being 64b/67b encoded) | 1 logic clock cycle                                         |                                 |
| 64b/67b encode the first N bytes of the delimited control symbol                                                                                                                                                                                                                                                     | 1 logic clock cycle                                         |                                 |
| Serialize the first N codewords of the encoded delimited control symbol                                                                                                                                                                                                                                              | 1 logic clock cycle                                         |                                 |
| Output register and output driver delay                                                                                                                                                                                                                                                                              | 2 ns                                                        |                                 |
| PCB copper and electro-optical transmitter delay                                                                                                                                                                                                                                                                     | 2 ns                                                        |                                 |
| Optical fiber delay                                                                                                                                                                                                                                                                                                  | fiber_length<br>(meters)/0.685c                             | Assumes refraction index = 1.46 |
| Electro-optical receiver and pcb copper delay                                                                                                                                                                                                                                                                        | 2 ns                                                        |                                 |
| Receiver delay (need 1 logic clock cycle to translate between the SerDes data width and the 64b/67b encoded width)                                                                                                                                                                                                   | 1 logic clock cycle                                         |                                 |
| Deserialize the first N codewords of the delimited control symbol                                                                                                                                                                                                                                                    | 1 logic clock cycle                                         |                                 |
| 64b/67b decode the delimited control symbol                                                                                                                                                                                                                                                                          | (control symbol<br>length/link width)<br>logic clock cycles |                                 |
| Check control symbol CRC                                                                                                                                                                                                                                                                                             | 1 logic clock cycle                                         |                                 |
| Make decision to free critical resource                                                                                                                                                                                                                                                                              | 1 logic clock cycle                                         |                                 |

The packet times in the above tables depend on packet length which in turn depends on packet type and payload size. Since packet traffic will typically involve a mixture of packet types and payload sizes, the traffic in each direction will be assumed to contain an equal number of read, write and response packets and average payloads of 8, 32, 64, and 128 bytes. The number of logic clock cycles required to transmit or receive a packet is given in the following table as a function of packet type and payload size.

Table D-7. IDLE3 Packet Delays

| Packet Type | Packet Header<br>bytes | CRC and padding bytes | Data Payload<br>bytes | Transmit/Receive Time<br>logic clock cycles |
|-------------|------------------------|-----------------------|-----------------------|---------------------------------------------|
| Read        | 12                     | 4                     | 0                     | 6                                           |
| Response    | 8                      | 4                     | 8                     | 7                                           |
|             |                        | 4                     | 32                    | 11                                          |
|             |                        | 4                     | 64                    | 19                                          |
|             | 10                     | 4                     | 128                   | 38                                          |
| Write       | 12                     | 4                     | 8                     | 8                                           |
|             |                        | 4                     | 32                    | 11                                          |
|             |                        | 4                     | 64                    | 19                                          |
|             | 14                     | 4                     | 128                   | 39                                          |

Using the above table and the assumed equal number of read, write and response packets where the payload size in write and response packets is identical, the average number of logic clock cycles to transmit or received a Class 3 packet is 7.3, 11.3, 16.7, and 28 respectively for packet payloads of 8, 32, 64, and 128 bytes. The average wait for the completion of a packet being transmitted is assumed to be 1/2 the transmit time.

The following table gives the maximum length of the optical fiber before the packet transmission rate becomes limited by the critical resource for a 4x link operating at a unidirectional data rate of 40.0 Gb/s. An assumption is made that the number of ackIDs and buffers is the same. Note that for Baud Rate Class 3, the internal data path is assumed to be 128 bits wide. Because of the advanced technologies expected for implementation of Baud Rate Class 3 interfaces and the very large number of supported ackIDs, a minimum of 16 ackIDs is shown in the table.

**Table D-8. IDLE3 Maximum Transmission Distances** 

| Number of Critical<br>Resources<br>Available<br>(ackIDs or buffers) | Data Payload<br>(bytes) | Maximum Fiber Length Before Critical Resource Limited (meters)  40.0 Gb/s link (IDLE3) |
|---------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------|
| 16                                                                  | 8                       | 27.2                                                                                   |
|                                                                     | 32                      | 46.6                                                                                   |
|                                                                     | 64                      | 72.4                                                                                   |
|                                                                     | 128                     | 127.2                                                                                  |
| 31 (max for IDLE1                                                   | 8                       | 63.9                                                                                   |
| - limited to 2 <sup>N</sup> -1)                                     | 32                      | 103.3                                                                                  |
|                                                                     | 64                      | 155.7                                                                                  |
|                                                                     | 128                     | 267.3                                                                                  |
| 48                                                                  | 8                       | 105.5                                                                                  |
|                                                                     | 32                      | 167.5                                                                                  |
|                                                                     | 64                      | 250.2                                                                                  |
|                                                                     | 128                     | 426.0                                                                                  |
| 63 (max for IDLE2                                                   | 8                       | 142.2                                                                                  |
| - limited to 2 <sup>N</sup> -1)                                     | 32                      | 224.2                                                                                  |
|                                                                     | 64                      | 333.6                                                                                  |
|                                                                     | 128                     | 566.1                                                                                  |
| 80                                                                  | 8                       | 183.8                                                                                  |
|                                                                     | 32                      | 288.5                                                                                  |
|                                                                     | 64                      | 428.1                                                                                  |
|                                                                     | 128                     | 724.8                                                                                  |

When the information above is combined together, a single spreadsheet computation

can be developed to solve for fiber length. A spreadsheet with this capability is located in the members only section of the RapidIO.org web site. Different work sheets are required for the IDLE3 calculation than for IDLE1 and IDLE2.

S78 RapidIO.org

# **Annex E Manufacturability and Testability** (Informative)

It is not possible in many cases for assembly vendors to verify the integrity of soldered connections between components and the printed circuit boards to which they are attached. Alternative methods to direct probing are needed to insure high yields for printed circuit assemblies which include LP-Serial RapidIO devices.

It is recommended that component vendors support IEEE Std. 1149.6 (commonly known as "AC-JTAG") on all connections to LP-Serial RapidIO links. (Note: IEEE Std. 1149.6 is needed, in addition to IEEE Std. 1149.1, due the fact that RapidIO LP-Serial lanes are AC-coupled.) This provides boundary scan capability on all TD, TDN, RD, and RDN pins on a component which supports one or more LP-Serial RapidIO ports.

The IEEE Std. 1149.6 is available from the IEEE.

S80 RapidIO.org

# **Annex F Multiple Port Configuration Example** (Informative)

#### F.1 Introduction

This appendix contains flow-chart descriptions that illustrates the Port-Width negotiation process described in Chapter 4, "8b/10b PCS and PMA Layers. They are included as examples and are believed to be correct, however, actual implementations and system design should not use the examples directly.

## F.2 System with Different Port Width Capabilities

In a high-performance system, a high-bandwidth switch processing element is often used to aggregate traffic; while the connecting agents can be ones of lower bandwidth. Under this circumstance, the switch processing element has to identify the discrepancy of port-widths between link partners and set up accordingly. Figure shows a typical system with a switch processing element connected between the System Host and two connecting Agents. The system is set up as follows:

- System Host is connected to Switch A
- Switch A has a 8x port which is capable of multiple port configuration.
- Agent B has a 4x port connected to Switch A lanes 4-7
- Agent C has a 2x port connected to Switch A lanes 0-3.

The following example is used to illustrate the negotiation that will take place between Switch A and Agents B and C. It is assumed that the System Host and the Switch A have already established error-free communication.

- 1. By default, the 8x-port of Switch A looks for an 8x connection but fails to come up with its link partner; thus, falling to 1x mode on lane 0 or 2.
- 2. Agent B fails to establish 4x link with Switch A. It tries to fall back to 1x mode on its lane 0 or 2 but still fails. Its 4x port has failed.
- 3. Agent C fails to establish a 2x link with Switch A. When it tries to fall back to 1x mode, it succeeds in lane 0 and re-establish communication with Switch A on its lane 0.
- 4. System Host reads through the established 1x link between Switch A and Agent C. From the Vendor Port-Width CAR of Agent C, System Host discovers that Agent C can support 2x mode.

- 5. System Host checks Switch A for its support of 2x mode on its lower quad-link.
- 6. System Host writes to the Port Width Override CSR to force both Switch A lower quad-link.
- 7. System Host puts Agent C back to 2x mode.
- 8. A 2x-link is established between Switch A and Agent C.
- 9. System Host discovers from Vendor Port-Width CAR in Agent B (not through Switch A because the link was not established yet) that Agent B supports 4x mode. It also discovers that Switch A supports multiple port configuration (from its Vendor Specific registers) and its extra port is available (Vendor Port-Width CAR).<sup>1</sup>
- 10. System Host configures the new port on the upper-quad link of Switch A.
- 11. Agent B now recognizes a 4x link partner.
- 12. A 4x link is now established between Switch A and Agent B.



Figure F-1. Example system with asymmetric port-width capabilities

582 RapidIO.org

=

<sup>&</sup>lt;sup>1</sup>Steps 9 to 12 are optional. Switch A is not required to support multiple-port configuration to be compliant.

# **Annex G MECS Time Synchronization** (Informative)

#### **G.1** Introduction

This annex provides examples and discussion that illustrate a possible approach to configuration and operation of (S)MECS Time Synchronization. The examples are considered to be correct; however, the requirements for individual system designs may differ from the assumptions for these examples.

## **G.2 Detection of Missing MECS**

It is possible for MECS or SMECS to be corrupted during transmission. RapidIO standard error recovery procedures do not include retransmission of MECS or SMECS. If an MECS or SMECS is lost, the loss of the "tick" associated with the (S)MECS could cause timestamp generators in multiple nodes to become unsynchronized with the rest of the system.

It should be possible to bound the jitter in the propagation of MECS and SMECS through the fabric. Typically, the jitter should be quite small in comparison to the time of a particular "tick". One approach to detecting the loss of an (S)MECS is to assume an (S)MECS should have been received if the current timestamp generator value has surpassed the MECS Next Timestamp Value by a small binary fraction of the tick interval.

Reaction to the loss of an MECS should be limited to updating the MECS Next Timestamp Value. Implementation specific events related to detection of a lost (S)MECS may be generated and reported.

### **G.3 MECS and SMECS Redundant Operation**

When redundant sources for time synchronization exist in the system, ideally it would be possible to fail over from one source to another while allowing the timestamp generator to smoothly continue increasing. For single switch systems, MECS and SMECS redundant operation is a simple problem, as MECS and SMECS are propagated to all endpoints with the same latency. It is therefore possible to closely synchronize the generation of MECS and SMECS. The fail over operation is limited to selecting whether MECS or SMECS will drive the timestamp generator in each slave.

In more complex fabrics, the MECS and SMECS sources may be connected to different switches. As a result, the propagation delay from the MECS source to a particular node may differ significantly from the propagation delay from the SMECS source, so it is not possible to closely synchronize the arrival of the MECS and SMECS at all nodes. The fail over operation is more complex for these fabrics.

For complex fabrics, two timestamp generators, one driven by MECS and the other by SMECS, could be maintained. The most intuitive implementation would be to incorporate two copies of the Timestamp Register Extension Block, both of which support operation with MECS or SMECS.

During system initialization, the MECS master would set time on all nodes, including the SMECS master. The SMECS master could then set up the SMECS time on all nodes. Since the SMECS original time is the MECS time, the SMECS time on all nodes should remain closely synchronized to the MECS time. Note that the MECS master must also support an SMECS timestamp generator, and would act as an SMECS slave. The fail over operation becomes a matter of selecting which timestamp generator to use as the source of system time. It is also possible to "repair" the failed timestamp generator by locally resynchronizing the failed timestamp generator to the operable timestamp generator, and then changing the failed timestamp generator to use the operable (S)MECS source.

### **G.4** Detection of (S)MECS Source Failure

If two consecutive MECS or SMECS control symbols are not received, the (S)MECS slave can be confident that it is no longer connected to that source and/or the source has failed.

The slave can then initiate a fail over, if necessary, as described in Section G.3, "MECS and SMECS Redundant Operation".

# Glossary of Terms and Abbreviations

The glossary contains an alphabetical list of terms, phrases, and abbreviations used in this book.

- **A AC Coupling.** A method of connecting two devices together that does not pass DC.
  - **Agent**. A processing element that provides services to a processor.
  - **ANSI.** American National Standards Institute.
- **Big-endian**. A byte-ordering method in memory where the address n of a word corresponds to the most significant byte. In an addressed memory word, the bytes are ordered (left to right) 0, 1, 2, 3, with 0 being the most significant byte.
  - **Bridge**. A processing element that connects one computer bus to another, allowing a processing element on one bus to access an processing element on the other.
  - **Byte**. An 8-bit unit of information. Each bit of a byte has the value 0 or 1.
- Capability registers (CARs). A set of read-only registers that allow a processing element to determine another processing element's capabilities.
  - **Code-group**. A 10-bit entity produced by the 8b/10b encoding process and the input to the 8b/10b decoding process.
  - **Codeword.** A 67-bit entity produced by the 64b/67b encoding process and the input to the 64b/67b decoding process.
  - **Command and status registers (CSRs).** A set of registers that allow a processing element to control and determine the status of another processing element's internal hardware.
  - **Continuous Transmission (CT).** A mode of packet transmission that allows some packet loss to minimize latency by not retransmitting packets.

- **Control symbol**. A quantum of information transmitted between two linked devices to manage packet flow between the devices.
- **CRC**. Cyclic redundancy code
- **Deadlock**. A situation in which two processing elements that are sharing resources prevent each other from accessing the resources, resulting in a halt of system operation.
  - **Deferred or delayed transaction**. The process of the target of a transaction capturing the transaction and completing it after responding to the source with a retry.
  - **Destination**. The termination point of a packet on the RapidIO interconnect, also referred to as a target.
  - **Device**. A generic participant on the RapidIO interconnect that sends or receives RapidIO transactions, also called a processing element.
  - **Device ID**. The identifier of a processing element connected to the RapidIO interconnect.
  - **Direct Memory Access (DMA)**. A process element that can independently read and write system memory.
  - **Distributed memory**. System memory that is distributed throughout the system, as opposed to being centrally located.
  - **Double word**. An eight byte quantity, aligned on eight byte boundaries.
- **EMI**. Electromagnetic Interference.
  - **End point**. A processing element which is the source or destination of transactions through a RapidIO fabric.
  - **End point device**. A processing element which contains end point functionality.
  - **End point free device**. A processing element which does not contain end point functionality.
  - Ethernet. A common local area network (LAN) technology.
  - **External processing element**. A processing element other than the processing element in question.
- **Fabric**. A series of interconnected switch devices, typically used in reference to a switch fabric.

**Field or Field name**. A sub-unit of a register, where bits in the register are named and defined.

**FIFO**. First in, first out.

**Full-duplex**. Data can be transmitted in both directions between connected processing elements at the same time.

G Globally shared memory (GSM). Cache coherent system memory that can be shared between multiple processors in a system.

**H Half-word**. A two byte or 16-bit quantity, aligned on two byte boundaries.

**Header**. Typically the first few bytes of a packet, containing control information.

**I Initiator**. The origin of a packet on the RapidIO interconnect, also referred to as a source.

I/O. Input-output.

**IP**. Intellectual Property

**ITU**. International Telecommunication Union.

L Little-endian. A byte-ordering method in memory where the address n of a word corresponds to the least significant byte. In an addressed memory word, the bytes are ordered (left to right) 3, 2, 1, 0, with 3 being the most significant byte.

**Local memory**. Memory associated with the processing element in question.

LP. Link Protocol

**LSB**. Least significant byte.

**LVDS**. Low voltage differential signaling.

Message passing. An application programming model that allows processing elements to communicate through special hardware instead of through memory as with the globally shared memory programming model.

**MSB**. Most significant byte.

**Non-coherent**. A transaction that does not participate in any system globally shared memory cache coherence mechanism.

Operation. A set of transactions between end point devices in a RapidIO system (requests and associated responses) such as a read or a write.

**P** Packet. A set of information transmitted between devices in a RapidIO system.

**Payload**. The user data embedded in the RapidIO packet.

PCB. Printed circuit board.

**PCS**. Physical Coding Sublayer.

**PMA.** Physical Media Attachment.

**Port-write**. An address-less write operation.

**Priority**. The relative importance of a transaction or packet; in most systems a higher priority transaction or packet will be serviced or transmitted before one of lower priority.

**Processing Element (PE)**. A generic participant on the RapidIO interconnect that sends or receives RapidIO transactions, also called a device.

**Processor.** The logic circuitry that responds to and processes the basic instructions that drive a computer.

**R** Receiver. The RapidIO interface input port on a processing element.

**Reliable Transmission (RT).** A mode of operation that guarantees packet delivery by retransmitting packets when an error occurs.

**Sender**. The RapidIO interface output port on a processing element.

**Semaphore**. A technique for coordinating activities in which multiple processing elements compete for the same resource.

**Serializer.** A device which converts parallel data (such as 8-bit data) to a single bit-wide datastream.

**Source**. The origin of a packet on the RapidIO interconnect, also referred to as an initiator.

**SRAM**. Static random access memory.

- **Switch**. A multiple port processing element that directs a packet received on one of its input ports to one of its output ports.
- **Target**. The termination point of a packet on the RapidIO interconnect, also referred to as a destination.
  - **Transaction**. A specific request or response packet transmitted between end point devices in a RapidIO system.
  - **Transaction request flow**. A sequence of transactions between two processing elements that have a required completion order at the destination processing element. There are no ordering requirements between transaction request flows.
- **Word**. A four byte or 32 bit quantity, aligned on four byte boundaries.
  - **Write port**. Hardware within a processing element that is the target of a portwrite operation.